2017-06-04 20:38:34 +00:00
|
|
|
#include "stdafx.h"
|
|
|
|
#include "Z80.h"
|
|
|
|
|
|
|
|
// based on http://www.z80.info/decoding.htm
|
|
|
|
// Half carry flag help from https://github.com/oubiwann/z80
|
|
|
|
|
2017-06-05 21:39:15 +00:00
|
|
|
EightBit::Z80::Z80(Memory& memory, InputOutput& ports)
|
2017-06-11 08:45:34 +00:00
|
|
|
: IntelProcessor(memory),
|
2017-06-05 21:39:15 +00:00
|
|
|
m_ports(ports),
|
2017-06-04 20:38:34 +00:00
|
|
|
m_registerSet(0),
|
|
|
|
m_accumulatorFlagsSet(0),
|
|
|
|
iv(0xff),
|
|
|
|
m_interruptMode(0),
|
|
|
|
m_iff1(false),
|
|
|
|
m_iff2(false),
|
|
|
|
m1(false),
|
|
|
|
m_prefixCB(false),
|
|
|
|
m_prefixDD(false),
|
|
|
|
m_prefixED(false),
|
2017-06-24 20:38:42 +00:00
|
|
|
m_prefixFD(false),
|
|
|
|
m_displacement(0),
|
|
|
|
m_displaced(false) {
|
2017-06-26 22:22:32 +00:00
|
|
|
|
2017-06-04 20:38:34 +00:00
|
|
|
IX().word = 0xffff;
|
|
|
|
IY().word = 0xffff;
|
2017-06-26 22:22:32 +00:00
|
|
|
|
|
|
|
REFRESH() = refresh_t::fromUint8(0x7f);
|
2017-06-04 20:38:34 +00:00
|
|
|
}
|
|
|
|
|
2017-06-05 21:39:15 +00:00
|
|
|
void EightBit::Z80::reset() {
|
2017-06-11 08:45:34 +00:00
|
|
|
IntelProcessor::reset();
|
2017-06-11 20:08:40 +00:00
|
|
|
di();
|
2017-06-04 20:38:34 +00:00
|
|
|
}
|
|
|
|
|
2017-06-05 21:39:15 +00:00
|
|
|
void EightBit::Z80::initialise() {
|
2017-06-04 20:38:34 +00:00
|
|
|
|
2017-06-11 08:45:34 +00:00
|
|
|
IntelProcessor::initialise();
|
2017-06-04 20:38:34 +00:00
|
|
|
|
2017-06-26 22:22:32 +00:00
|
|
|
for (int i = 0; i < 0x100; ++i) {
|
|
|
|
m_decodedOpcodes[i] = opcode_decoded_t::decode(i);
|
|
|
|
}
|
|
|
|
|
2017-06-04 20:38:34 +00:00
|
|
|
IM() = 0;
|
|
|
|
|
|
|
|
AF().word = 0xffff;
|
|
|
|
|
|
|
|
BC().word = 0xffff;
|
|
|
|
DE().word = 0xffff;
|
|
|
|
HL().word = 0xffff;
|
|
|
|
|
|
|
|
exxAF();
|
|
|
|
exx();
|
|
|
|
|
|
|
|
AF().word = 0xffff;
|
|
|
|
|
|
|
|
BC().word = 0xffff;
|
|
|
|
DE().word = 0xffff;
|
|
|
|
HL().word = 0xffff;
|
|
|
|
|
|
|
|
IX().word = 0xffff;
|
|
|
|
IY().word = 0xffff;
|
|
|
|
|
2017-06-26 22:22:32 +00:00
|
|
|
REFRESH() = refresh_t::fromUint8(0x7f);
|
2017-06-04 20:38:34 +00:00
|
|
|
IV() = 0xff;
|
|
|
|
|
|
|
|
m_prefixCB = false;
|
|
|
|
m_prefixDD = false;
|
|
|
|
m_prefixED = false;
|
|
|
|
m_prefixFD = false;
|
|
|
|
}
|
|
|
|
|
|
|
|
#pragma region Interrupt routines
|
|
|
|
|
2017-06-11 20:08:40 +00:00
|
|
|
void EightBit::Z80::di() {
|
2017-06-04 20:38:34 +00:00
|
|
|
IFF1() = IFF2() = false;
|
|
|
|
}
|
|
|
|
|
2017-06-11 20:08:40 +00:00
|
|
|
void EightBit::Z80::ei() {
|
2017-06-04 20:38:34 +00:00
|
|
|
IFF1() = IFF2() = true;
|
|
|
|
}
|
|
|
|
|
2017-06-05 21:39:15 +00:00
|
|
|
int EightBit::Z80::interrupt(bool maskable, uint8_t value) {
|
2017-06-04 20:38:34 +00:00
|
|
|
cycles = 0;
|
|
|
|
if (!maskable || (maskable && IFF1())) {
|
|
|
|
if (maskable) {
|
2017-06-11 20:08:40 +00:00
|
|
|
di();
|
2017-06-04 20:38:34 +00:00
|
|
|
switch (IM()) {
|
|
|
|
case 0:
|
|
|
|
M1() = true;
|
|
|
|
cycles += execute(value);
|
|
|
|
break;
|
|
|
|
case 1:
|
|
|
|
restart(7 << 3);
|
|
|
|
cycles += 13;
|
|
|
|
break;
|
|
|
|
case 2:
|
2017-06-19 12:53:00 +00:00
|
|
|
pushWord(PC());
|
|
|
|
PC().low = value;
|
|
|
|
PC().high = IV();
|
2017-06-04 20:38:34 +00:00
|
|
|
cycles += 19;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
} else {
|
2017-06-11 20:08:40 +00:00
|
|
|
IFF1() = false;
|
2017-06-04 20:38:34 +00:00
|
|
|
restart(0x66);
|
|
|
|
cycles += 13;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
// Could be zero for a masked interrupt...
|
|
|
|
return cycles;
|
|
|
|
}
|
|
|
|
|
|
|
|
#pragma endregion Interrupt routines
|
|
|
|
|
|
|
|
#pragma region Flag manipulation helpers
|
|
|
|
|
2017-06-18 17:14:39 +00:00
|
|
|
void EightBit::Z80::postIncrement(uint8_t& f, uint8_t value) {
|
2017-06-22 15:57:38 +00:00
|
|
|
adjustSZXY<Z80>(f, value);
|
2017-06-18 17:14:39 +00:00
|
|
|
clearFlag(f, NF);
|
|
|
|
setFlag(f, VF, value == Bit7);
|
|
|
|
clearFlag(f, HC, lowNibble(value));
|
2017-06-04 20:38:34 +00:00
|
|
|
}
|
|
|
|
|
2017-06-18 17:14:39 +00:00
|
|
|
void EightBit::Z80::postDecrement(uint8_t& f, uint8_t value) {
|
2017-06-22 15:57:38 +00:00
|
|
|
adjustSZXY<Z80>(f, value);
|
2017-06-18 17:14:39 +00:00
|
|
|
setFlag(f, NF);
|
|
|
|
setFlag(f, VF, value == Mask7);
|
|
|
|
clearFlag(f, HC, lowNibble(value + 1));
|
2017-06-04 20:38:34 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
#pragma endregion Flag manipulation helpers
|
|
|
|
|
|
|
|
#pragma region PC manipulation: call/ret/jp/jr
|
|
|
|
|
2017-06-26 22:22:32 +00:00
|
|
|
bool EightBit::Z80::jrConditionalFlag(uint8_t& f, int flag) {
|
2017-06-04 20:38:34 +00:00
|
|
|
switch (flag) {
|
|
|
|
case 0: // NZ
|
2017-06-26 22:22:32 +00:00
|
|
|
return jrConditional(!(f & ZF));
|
2017-06-04 20:38:34 +00:00
|
|
|
case 1: // Z
|
2017-06-26 22:22:32 +00:00
|
|
|
return jrConditional(f & ZF);
|
2017-06-04 20:38:34 +00:00
|
|
|
case 2: // NC
|
2017-06-26 22:22:32 +00:00
|
|
|
return jrConditional(!(f & CF));
|
2017-06-04 20:38:34 +00:00
|
|
|
case 3: // C
|
2017-06-26 22:22:32 +00:00
|
|
|
return jrConditional(f & CF);
|
2017-06-04 20:38:34 +00:00
|
|
|
case 4: // PO
|
2017-06-26 22:22:32 +00:00
|
|
|
return jrConditional(!(f & PF));
|
2017-06-04 20:38:34 +00:00
|
|
|
case 5: // PE
|
2017-06-26 22:22:32 +00:00
|
|
|
return jrConditional(f & PF);
|
2017-06-04 20:38:34 +00:00
|
|
|
case 6: // P
|
2017-06-26 22:22:32 +00:00
|
|
|
return jrConditional(!(f & SF));
|
2017-06-04 20:38:34 +00:00
|
|
|
case 7: // M
|
2017-06-26 22:22:32 +00:00
|
|
|
return jrConditional(f & SF);
|
2017-06-04 20:38:34 +00:00
|
|
|
}
|
2017-06-11 20:08:40 +00:00
|
|
|
throw std::logic_error("Unhandled JR conditional");
|
2017-06-04 20:38:34 +00:00
|
|
|
}
|
|
|
|
|
2017-06-26 22:22:32 +00:00
|
|
|
bool EightBit::Z80::jumpConditionalFlag(uint8_t& f, int flag) {
|
2017-06-04 20:38:34 +00:00
|
|
|
switch (flag) {
|
|
|
|
case 0: // NZ
|
2017-06-26 22:22:32 +00:00
|
|
|
return jumpConditional(!(f & ZF));
|
2017-06-04 20:38:34 +00:00
|
|
|
case 1: // Z
|
2017-06-26 22:22:32 +00:00
|
|
|
return jumpConditional(f & ZF);
|
2017-06-04 20:38:34 +00:00
|
|
|
case 2: // NC
|
2017-06-26 22:22:32 +00:00
|
|
|
return jumpConditional(!(f & CF));
|
2017-06-04 20:38:34 +00:00
|
|
|
case 3: // C
|
2017-06-26 22:22:32 +00:00
|
|
|
return jumpConditional(f & CF);
|
2017-06-04 20:38:34 +00:00
|
|
|
case 4: // PO
|
2017-06-26 22:22:32 +00:00
|
|
|
return jumpConditional(!(f & PF));
|
2017-06-04 20:38:34 +00:00
|
|
|
case 5: // PE
|
2017-06-26 22:22:32 +00:00
|
|
|
return jumpConditional(f & PF);
|
2017-06-04 20:38:34 +00:00
|
|
|
case 6: // P
|
2017-06-26 22:22:32 +00:00
|
|
|
return jumpConditional(!(f & SF));
|
2017-06-04 20:38:34 +00:00
|
|
|
case 7: // M
|
2017-06-26 22:22:32 +00:00
|
|
|
return jumpConditional(f & SF);
|
2017-06-04 20:38:34 +00:00
|
|
|
}
|
2017-06-11 20:08:40 +00:00
|
|
|
throw std::logic_error("Unhandled JP conditional");
|
2017-06-04 20:38:34 +00:00
|
|
|
}
|
|
|
|
|
2017-06-05 21:39:15 +00:00
|
|
|
void EightBit::Z80::retn() {
|
2017-06-04 20:38:34 +00:00
|
|
|
ret();
|
|
|
|
IFF1() = IFF2();
|
|
|
|
}
|
|
|
|
|
2017-06-05 21:39:15 +00:00
|
|
|
void EightBit::Z80::reti() {
|
2017-06-04 20:38:34 +00:00
|
|
|
retn();
|
|
|
|
}
|
|
|
|
|
2017-06-26 22:22:32 +00:00
|
|
|
bool EightBit::Z80::returnConditionalFlag(uint8_t& f, int flag) {
|
2017-06-04 20:38:34 +00:00
|
|
|
switch (flag) {
|
|
|
|
case 0: // NZ
|
2017-06-26 22:22:32 +00:00
|
|
|
return returnConditional(!(f & ZF));
|
2017-06-04 20:38:34 +00:00
|
|
|
case 1: // Z
|
2017-06-26 22:22:32 +00:00
|
|
|
return returnConditional(f & ZF);
|
2017-06-04 20:38:34 +00:00
|
|
|
case 2: // NC
|
2017-06-26 22:22:32 +00:00
|
|
|
return returnConditional(!(f & CF));
|
2017-06-04 20:38:34 +00:00
|
|
|
case 3: // C
|
2017-06-26 22:22:32 +00:00
|
|
|
return returnConditional(f & CF);
|
2017-06-04 20:38:34 +00:00
|
|
|
case 4: // PO
|
2017-06-26 22:22:32 +00:00
|
|
|
return returnConditional(!(f & PF));
|
2017-06-04 20:38:34 +00:00
|
|
|
case 5: // PE
|
2017-06-26 22:22:32 +00:00
|
|
|
return returnConditional(f & PF);
|
2017-06-04 20:38:34 +00:00
|
|
|
case 6: // P
|
2017-06-26 22:22:32 +00:00
|
|
|
return returnConditional(!(f & SF));
|
2017-06-04 20:38:34 +00:00
|
|
|
case 7: // M
|
2017-06-26 22:22:32 +00:00
|
|
|
return returnConditional(f & SF);
|
2017-06-04 20:38:34 +00:00
|
|
|
}
|
2017-06-11 20:08:40 +00:00
|
|
|
throw std::logic_error("Unhandled RET conditional");
|
2017-06-04 20:38:34 +00:00
|
|
|
}
|
|
|
|
|
2017-06-26 22:22:32 +00:00
|
|
|
bool EightBit::Z80::callConditionalFlag(uint8_t& f, int flag) {
|
2017-06-04 20:38:34 +00:00
|
|
|
switch (flag) {
|
|
|
|
case 0: // NZ
|
2017-06-26 22:22:32 +00:00
|
|
|
return callConditional(!(f & ZF));
|
2017-06-04 20:38:34 +00:00
|
|
|
case 1: // Z
|
2017-06-26 22:22:32 +00:00
|
|
|
return callConditional(f & ZF);
|
2017-06-04 20:38:34 +00:00
|
|
|
case 2: // NC
|
2017-06-26 22:22:32 +00:00
|
|
|
return callConditional(!(f & CF));
|
2017-06-04 20:38:34 +00:00
|
|
|
case 3: // C
|
2017-06-26 22:22:32 +00:00
|
|
|
return callConditional(f & CF);
|
2017-06-04 20:38:34 +00:00
|
|
|
case 4: // PO
|
2017-06-26 22:22:32 +00:00
|
|
|
return callConditional(!(f & PF));
|
2017-06-04 20:38:34 +00:00
|
|
|
case 5: // PE
|
2017-06-26 22:22:32 +00:00
|
|
|
return callConditional(f & PF);
|
2017-06-04 20:38:34 +00:00
|
|
|
case 6: // P
|
2017-06-26 22:22:32 +00:00
|
|
|
return callConditional(!(f & SF));
|
2017-06-04 20:38:34 +00:00
|
|
|
case 7: // M
|
2017-06-26 22:22:32 +00:00
|
|
|
return callConditional(f & SF);
|
2017-06-04 20:38:34 +00:00
|
|
|
}
|
2017-06-11 20:08:40 +00:00
|
|
|
throw std::logic_error("Unhandled CALL conditional");
|
2017-06-04 20:38:34 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
#pragma endregion PC manipulation: call/ret/jp/jr
|
|
|
|
|
|
|
|
#pragma region 16-bit arithmetic
|
|
|
|
|
2017-06-05 21:39:15 +00:00
|
|
|
void EightBit::Z80::sbc(register16_t& operand, register16_t value) {
|
2017-06-04 20:38:34 +00:00
|
|
|
|
2017-06-18 17:14:39 +00:00
|
|
|
auto& f = F();
|
|
|
|
|
2017-06-26 22:22:32 +00:00
|
|
|
const auto before = operand;
|
2017-06-04 20:38:34 +00:00
|
|
|
|
2017-06-26 22:22:32 +00:00
|
|
|
const auto beforeNegative = before.high & SF;
|
|
|
|
const auto valueNegative = value.high & SF;
|
2017-06-04 20:38:34 +00:00
|
|
|
|
2017-06-26 22:22:32 +00:00
|
|
|
const auto result = before.word - value.word - (f & CF);
|
2017-06-04 20:38:34 +00:00
|
|
|
operand.word = result;
|
|
|
|
|
2017-06-26 22:22:32 +00:00
|
|
|
const auto afterNegative = operand.high & SF;
|
2017-06-04 20:38:34 +00:00
|
|
|
|
2017-06-18 17:14:39 +00:00
|
|
|
setFlag(f, SF, afterNegative);
|
|
|
|
clearFlag(f, ZF, operand.word);
|
|
|
|
adjustHalfCarrySub(f, before.high, value.high, operand.high);
|
|
|
|
adjustOverflowSub(f, beforeNegative, valueNegative, afterNegative);
|
|
|
|
setFlag(f, NF);
|
|
|
|
setFlag(f, CF, result & Bit16);
|
2017-06-22 15:57:38 +00:00
|
|
|
adjustXY<Z80>(f, operand.high);
|
2017-06-04 20:38:34 +00:00
|
|
|
}
|
|
|
|
|
2017-06-05 21:39:15 +00:00
|
|
|
void EightBit::Z80::adc(register16_t& operand, register16_t value) {
|
2017-06-04 20:38:34 +00:00
|
|
|
|
2017-06-18 17:14:39 +00:00
|
|
|
auto& f = F();
|
|
|
|
|
2017-06-26 22:22:32 +00:00
|
|
|
const auto before = operand;
|
2017-06-04 20:38:34 +00:00
|
|
|
|
2017-06-26 22:22:32 +00:00
|
|
|
const auto beforeNegative = before.high & SF;
|
|
|
|
const auto valueNegative = value.high & SF;
|
2017-06-04 20:38:34 +00:00
|
|
|
|
2017-06-26 22:22:32 +00:00
|
|
|
const auto result = before.word + value.word + (f & CF);
|
2017-06-04 20:38:34 +00:00
|
|
|
operand.word = result;
|
|
|
|
|
|
|
|
auto afterNegative = operand.high & SF;
|
|
|
|
|
2017-06-18 17:14:39 +00:00
|
|
|
setFlag(f, SF, afterNegative);
|
2017-06-26 22:22:32 +00:00
|
|
|
clearFlag(f, ZF, operand.word);
|
2017-06-18 17:14:39 +00:00
|
|
|
adjustHalfCarryAdd(f, before.high, value.high, operand.high);
|
|
|
|
adjustOverflowAdd(f, beforeNegative, valueNegative, afterNegative);
|
|
|
|
clearFlag(f, NF);
|
|
|
|
setFlag(f, CF, result & Bit16);
|
2017-06-22 15:57:38 +00:00
|
|
|
adjustXY<Z80>(f, operand.high);
|
2017-06-04 20:38:34 +00:00
|
|
|
}
|
|
|
|
|
2017-06-05 21:39:15 +00:00
|
|
|
void EightBit::Z80::add(register16_t& operand, register16_t value) {
|
2017-06-04 20:38:34 +00:00
|
|
|
|
2017-06-18 17:14:39 +00:00
|
|
|
auto& f = F();
|
|
|
|
|
2017-06-26 22:22:32 +00:00
|
|
|
const auto before = operand;
|
2017-06-04 20:38:34 +00:00
|
|
|
|
2017-06-26 22:22:32 +00:00
|
|
|
const auto result = before.word + value.word;
|
2017-06-04 20:38:34 +00:00
|
|
|
|
|
|
|
operand.word = result;
|
|
|
|
|
2017-06-18 17:14:39 +00:00
|
|
|
clearFlag(f, NF);
|
|
|
|
setFlag(f, CF, result & Bit16);
|
|
|
|
adjustHalfCarryAdd(f, before.high, value.high, operand.high);
|
2017-06-22 15:57:38 +00:00
|
|
|
adjustXY<Z80>(f, operand.high);
|
2017-06-04 20:38:34 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
#pragma endregion 16-bit arithmetic
|
|
|
|
|
|
|
|
#pragma region ALU
|
|
|
|
|
2017-06-26 22:22:32 +00:00
|
|
|
void EightBit::Z80::add(uint8_t& f, uint8_t& operand, uint8_t value, int carry) {
|
2017-06-18 17:14:39 +00:00
|
|
|
|
2017-06-04 20:38:34 +00:00
|
|
|
register16_t result;
|
|
|
|
result.word = operand + value + carry;
|
|
|
|
|
2017-06-18 17:14:39 +00:00
|
|
|
adjustHalfCarryAdd(f, operand, value, result.low);
|
|
|
|
adjustOverflowAdd(f, operand, value, result.low);
|
2017-06-04 20:38:34 +00:00
|
|
|
|
|
|
|
operand = result.low;
|
|
|
|
|
2017-06-18 17:14:39 +00:00
|
|
|
clearFlag(f, NF);
|
|
|
|
setFlag(f, CF, result.word & Bit8);
|
2017-06-22 15:57:38 +00:00
|
|
|
adjustSZXY<Z80>(f, operand);
|
2017-06-04 20:38:34 +00:00
|
|
|
}
|
|
|
|
|
2017-06-05 21:39:15 +00:00
|
|
|
void EightBit::Z80::adc(uint8_t& operand, uint8_t value) {
|
2017-06-26 22:22:32 +00:00
|
|
|
auto& f = F();
|
|
|
|
add(f, operand, value, f & CF);
|
2017-06-04 20:38:34 +00:00
|
|
|
}
|
|
|
|
|
2017-06-26 22:22:32 +00:00
|
|
|
void EightBit::Z80::subtract(uint8_t& f, uint8_t& operand, uint8_t value, int carry) {
|
2017-06-18 17:14:39 +00:00
|
|
|
|
2017-06-04 20:38:34 +00:00
|
|
|
register16_t result;
|
|
|
|
result.word = operand - value - carry;
|
|
|
|
|
2017-06-18 17:14:39 +00:00
|
|
|
adjustHalfCarrySub(f, operand, value, result.low);
|
|
|
|
adjustOverflowSub(f, operand, value, result.low);
|
2017-06-04 20:38:34 +00:00
|
|
|
|
|
|
|
operand = result.low;
|
|
|
|
|
2017-06-18 17:14:39 +00:00
|
|
|
setFlag(f, NF);
|
|
|
|
setFlag(f, CF, result.word & Bit8);
|
2017-06-26 22:22:32 +00:00
|
|
|
adjustSZ<Z80>(f, operand);
|
2017-06-04 20:38:34 +00:00
|
|
|
}
|
|
|
|
|
2017-06-26 22:22:32 +00:00
|
|
|
void EightBit::Z80::sub(uint8_t& f, uint8_t& operand, uint8_t value, int carry) {
|
|
|
|
subtract(f, operand, value, carry);
|
|
|
|
adjustXY<Z80>(f, operand);
|
2017-06-04 20:38:34 +00:00
|
|
|
}
|
|
|
|
|
2017-06-26 22:22:32 +00:00
|
|
|
void EightBit::Z80::sbc(uint8_t& operand, uint8_t value) {
|
2017-06-18 17:14:39 +00:00
|
|
|
auto& f = F();
|
2017-06-26 22:22:32 +00:00
|
|
|
sub(f, operand, value, f & CF);
|
|
|
|
}
|
|
|
|
|
|
|
|
void EightBit::Z80::andr(uint8_t& f, uint8_t& operand, uint8_t value) {
|
2017-06-04 20:38:34 +00:00
|
|
|
operand &= value;
|
2017-06-18 17:14:39 +00:00
|
|
|
setFlag(f, HC);
|
|
|
|
clearFlag(f, CF | NF);
|
2017-06-22 15:57:38 +00:00
|
|
|
adjustSZPXY<Z80>(f, operand);
|
2017-06-04 20:38:34 +00:00
|
|
|
}
|
|
|
|
|
2017-06-26 22:22:32 +00:00
|
|
|
void EightBit::Z80::xorr(uint8_t& f, uint8_t& operand, uint8_t value) {
|
2017-06-04 20:38:34 +00:00
|
|
|
operand ^= value;
|
2017-06-18 17:14:39 +00:00
|
|
|
clearFlag(f, HC | CF | NF);
|
2017-06-22 15:57:38 +00:00
|
|
|
adjustSZPXY<Z80>(f, operand);
|
2017-06-04 20:38:34 +00:00
|
|
|
}
|
|
|
|
|
2017-06-26 22:22:32 +00:00
|
|
|
void EightBit::Z80::orr(uint8_t& f, uint8_t& operand, uint8_t value) {
|
2017-06-04 20:38:34 +00:00
|
|
|
operand |= value;
|
2017-06-18 17:14:39 +00:00
|
|
|
clearFlag(f, HC | CF | NF);
|
2017-06-22 15:57:38 +00:00
|
|
|
adjustSZPXY<Z80>(f, operand);
|
2017-06-04 20:38:34 +00:00
|
|
|
}
|
|
|
|
|
2017-06-26 22:22:32 +00:00
|
|
|
void EightBit::Z80::compare(uint8_t& f, uint8_t check, uint8_t value) {
|
|
|
|
subtract(f, check, value);
|
|
|
|
adjustXY<Z80>(f, value);
|
2017-06-04 20:38:34 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
#pragma endregion ALU
|
|
|
|
|
|
|
|
#pragma region Shift and rotate
|
|
|
|
|
2017-06-26 22:22:32 +00:00
|
|
|
uint8_t& EightBit::Z80::rlc(uint8_t& f, uint8_t& operand) {
|
|
|
|
const auto carry = operand & Bit7;
|
|
|
|
operand = _rotl8(operand, 1);
|
2017-06-18 17:14:39 +00:00
|
|
|
setFlag(f, CF, carry);
|
|
|
|
clearFlag(f, NF | HC);
|
2017-06-22 15:57:38 +00:00
|
|
|
adjustXY<Z80>(f, operand);
|
2017-06-15 21:21:26 +00:00
|
|
|
return operand;
|
2017-06-04 20:38:34 +00:00
|
|
|
}
|
|
|
|
|
2017-06-26 22:22:32 +00:00
|
|
|
uint8_t& EightBit::Z80::rrc(uint8_t& f, uint8_t& operand) {
|
|
|
|
const auto carry = operand & Bit0;
|
|
|
|
operand = _rotr8(operand, 1);
|
2017-06-18 17:14:39 +00:00
|
|
|
setFlag(f, CF, carry);
|
|
|
|
clearFlag(f, NF | HC);
|
2017-06-22 15:57:38 +00:00
|
|
|
adjustXY<Z80>(f, operand);
|
2017-06-15 21:21:26 +00:00
|
|
|
return operand;
|
2017-06-04 20:38:34 +00:00
|
|
|
}
|
|
|
|
|
2017-06-26 22:22:32 +00:00
|
|
|
uint8_t& EightBit::Z80::rl(uint8_t& f, uint8_t& operand) {
|
|
|
|
const auto oldCarry = f & CF;
|
|
|
|
const auto newCarry = operand & Bit7;
|
2017-06-04 20:38:34 +00:00
|
|
|
operand <<= 1;
|
|
|
|
oldCarry ? operand |= Bit0 : operand &= ~Bit0;
|
2017-06-18 17:14:39 +00:00
|
|
|
setFlag(f, CF, newCarry);
|
|
|
|
clearFlag(f, NF | HC);
|
2017-06-22 15:57:38 +00:00
|
|
|
adjustXY<Z80>(f, operand);
|
2017-06-15 21:21:26 +00:00
|
|
|
return operand;
|
2017-06-04 20:38:34 +00:00
|
|
|
}
|
|
|
|
|
2017-06-26 22:22:32 +00:00
|
|
|
uint8_t& EightBit::Z80::rr(uint8_t& f, uint8_t& operand) {
|
|
|
|
const auto oldCarry = f & CF;
|
|
|
|
const auto newCarry = operand & Bit0;
|
2017-06-04 20:38:34 +00:00
|
|
|
operand >>= 1;
|
|
|
|
operand |= oldCarry << 7;
|
2017-06-18 17:14:39 +00:00
|
|
|
setFlag(f, CF, newCarry);
|
|
|
|
clearFlag(f, NF | HC);
|
2017-06-22 15:57:38 +00:00
|
|
|
adjustXY<Z80>(f, operand);
|
2017-06-15 21:21:26 +00:00
|
|
|
return operand;
|
2017-06-04 20:38:34 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
//
|
|
|
|
|
2017-06-26 22:22:32 +00:00
|
|
|
uint8_t& EightBit::Z80::sla(uint8_t& f, uint8_t& operand) {
|
|
|
|
const auto newCarry = operand & Bit7;
|
2017-06-04 20:38:34 +00:00
|
|
|
operand <<= 1;
|
2017-06-18 17:14:39 +00:00
|
|
|
setFlag(f, CF, newCarry);
|
|
|
|
clearFlag(f, NF | HC);
|
2017-06-22 15:57:38 +00:00
|
|
|
adjustXY<Z80>(f, operand);
|
2017-06-15 21:21:26 +00:00
|
|
|
return operand;
|
2017-06-04 20:38:34 +00:00
|
|
|
}
|
|
|
|
|
2017-06-26 22:22:32 +00:00
|
|
|
uint8_t& EightBit::Z80::sra(uint8_t& f, uint8_t& operand) {
|
|
|
|
const auto new7 = operand & Bit7;
|
|
|
|
const auto newCarry = operand & Bit0;
|
2017-06-04 20:38:34 +00:00
|
|
|
operand >>= 1;
|
|
|
|
operand |= new7;
|
2017-06-18 17:14:39 +00:00
|
|
|
setFlag(f, CF, newCarry);
|
|
|
|
clearFlag(f, NF | HC);
|
2017-06-22 15:57:38 +00:00
|
|
|
adjustXY<Z80>(f, operand);
|
2017-06-15 21:21:26 +00:00
|
|
|
return operand;
|
2017-06-04 20:38:34 +00:00
|
|
|
}
|
|
|
|
|
2017-06-26 22:22:32 +00:00
|
|
|
uint8_t& EightBit::Z80::sll(uint8_t& f, uint8_t& operand) {
|
|
|
|
const auto newCarry = operand & Bit7;
|
2017-06-04 20:38:34 +00:00
|
|
|
operand <<= 1;
|
|
|
|
operand |= 1;
|
2017-06-18 17:14:39 +00:00
|
|
|
setFlag(f, CF, newCarry);
|
|
|
|
clearFlag(f, NF | HC);
|
2017-06-22 15:57:38 +00:00
|
|
|
adjustXY<Z80>(f, operand);
|
2017-06-15 21:21:26 +00:00
|
|
|
return operand;
|
2017-06-04 20:38:34 +00:00
|
|
|
}
|
|
|
|
|
2017-06-26 22:22:32 +00:00
|
|
|
uint8_t& EightBit::Z80::srl(uint8_t& f, uint8_t& operand) {
|
|
|
|
const auto newCarry = operand & Bit0;
|
2017-06-04 20:38:34 +00:00
|
|
|
operand >>= 1;
|
|
|
|
operand &= ~Bit7; // clear bit 7
|
2017-06-18 17:14:39 +00:00
|
|
|
setFlag(f, CF, newCarry);
|
|
|
|
clearFlag(f, NF | HC);
|
2017-06-22 15:57:38 +00:00
|
|
|
adjustXY<Z80>(f, operand);
|
2017-06-18 17:14:39 +00:00
|
|
|
setFlag(f, ZF, operand);
|
2017-06-15 21:21:26 +00:00
|
|
|
return operand;
|
2017-06-04 20:38:34 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
#pragma endregion Shift and rotate
|
|
|
|
|
|
|
|
#pragma region BIT/SET/RES
|
|
|
|
|
2017-06-26 22:22:32 +00:00
|
|
|
uint8_t& EightBit::Z80::bit(uint8_t& f, int n, uint8_t& operand) {
|
|
|
|
const uint8_t discarded = operand & (1 << n);
|
|
|
|
setFlag(f, HC);
|
|
|
|
clearFlag(f, NF);
|
|
|
|
adjustSZXY<Z80>(f, discarded);
|
2017-06-18 17:14:39 +00:00
|
|
|
clearFlag(f, PF, discarded);
|
2017-06-19 12:53:00 +00:00
|
|
|
return operand;
|
2017-06-04 20:38:34 +00:00
|
|
|
}
|
|
|
|
|
2017-06-19 12:53:00 +00:00
|
|
|
uint8_t& EightBit::Z80::res(int n, uint8_t& operand) {
|
2017-06-26 22:22:32 +00:00
|
|
|
const auto bit = 1 << n;
|
2017-06-04 20:38:34 +00:00
|
|
|
operand &= ~bit;
|
2017-06-19 12:53:00 +00:00
|
|
|
return operand;
|
2017-06-04 20:38:34 +00:00
|
|
|
}
|
|
|
|
|
2017-06-19 12:53:00 +00:00
|
|
|
uint8_t& EightBit::Z80::set(int n, uint8_t& operand) {
|
2017-06-26 22:22:32 +00:00
|
|
|
const auto bit = 1 << n;
|
2017-06-04 20:38:34 +00:00
|
|
|
operand |= bit;
|
2017-06-19 12:53:00 +00:00
|
|
|
return operand;
|
2017-06-04 20:38:34 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
#pragma endregion BIT/SET/RES
|
|
|
|
|
|
|
|
#pragma region Miscellaneous instructions
|
|
|
|
|
2017-06-05 21:39:15 +00:00
|
|
|
void EightBit::Z80::neg() {
|
2017-06-19 12:53:00 +00:00
|
|
|
auto& a = A();
|
2017-06-18 17:14:39 +00:00
|
|
|
auto& f = F();
|
2017-06-26 22:22:32 +00:00
|
|
|
const auto original = a;
|
2017-06-19 12:53:00 +00:00
|
|
|
a = 0;
|
2017-06-26 22:22:32 +00:00
|
|
|
sub(f, a, original);
|
2017-06-18 17:14:39 +00:00
|
|
|
setFlag(f, PF, original == Bit7);
|
|
|
|
setFlag(f, CF, original);
|
2017-06-04 20:38:34 +00:00
|
|
|
}
|
|
|
|
|
2017-06-05 21:39:15 +00:00
|
|
|
void EightBit::Z80::daa() {
|
2017-06-04 20:38:34 +00:00
|
|
|
|
2017-06-19 12:53:00 +00:00
|
|
|
auto& acc = A();
|
2017-06-18 17:14:39 +00:00
|
|
|
auto& f = F();
|
|
|
|
|
2017-06-19 12:53:00 +00:00
|
|
|
auto a = acc;
|
2017-06-04 20:38:34 +00:00
|
|
|
|
2017-06-19 12:53:00 +00:00
|
|
|
auto lowAdjust = (f & HC) | (lowNibble(acc) > 9);
|
|
|
|
auto highAdjust = (f & CF) | (acc > 0x99);
|
2017-06-04 20:38:34 +00:00
|
|
|
|
2017-06-18 17:14:39 +00:00
|
|
|
if (f & NF) {
|
2017-06-04 20:38:34 +00:00
|
|
|
if (lowAdjust)
|
|
|
|
a -= 6;
|
|
|
|
if (highAdjust)
|
|
|
|
a -= 0x60;
|
|
|
|
} else {
|
|
|
|
if (lowAdjust)
|
|
|
|
a += 6;
|
|
|
|
if (highAdjust)
|
|
|
|
a += 0x60;
|
|
|
|
}
|
|
|
|
|
2017-06-19 12:53:00 +00:00
|
|
|
f = (f & (CF | NF)) | (acc > 0x99) | ((acc ^ a) & HC);
|
2017-06-04 20:38:34 +00:00
|
|
|
|
2017-06-22 15:57:38 +00:00
|
|
|
adjustSZPXY<Z80>(f, a);
|
2017-06-04 20:38:34 +00:00
|
|
|
|
2017-06-19 12:53:00 +00:00
|
|
|
acc = a;
|
2017-06-04 20:38:34 +00:00
|
|
|
}
|
|
|
|
|
2017-06-05 21:39:15 +00:00
|
|
|
void EightBit::Z80::cpl() {
|
2017-06-19 12:53:00 +00:00
|
|
|
auto& a = A();
|
2017-06-18 17:14:39 +00:00
|
|
|
auto& f = F();
|
2017-06-19 12:53:00 +00:00
|
|
|
a = ~a;
|
2017-06-26 22:22:32 +00:00
|
|
|
adjustXY<Z80>(f, a);
|
2017-06-18 17:14:39 +00:00
|
|
|
setFlag(f, HC | NF);
|
2017-06-04 20:38:34 +00:00
|
|
|
}
|
|
|
|
|
2017-06-05 21:39:15 +00:00
|
|
|
void EightBit::Z80::scf() {
|
2017-06-18 17:14:39 +00:00
|
|
|
auto& f = F();
|
|
|
|
setFlag(f, CF);
|
2017-06-22 15:57:38 +00:00
|
|
|
adjustXY<Z80>(f, A());
|
2017-06-18 17:14:39 +00:00
|
|
|
clearFlag(f, HC | NF);
|
2017-06-04 20:38:34 +00:00
|
|
|
}
|
|
|
|
|
2017-06-05 21:39:15 +00:00
|
|
|
void EightBit::Z80::ccf() {
|
2017-06-18 17:14:39 +00:00
|
|
|
auto& f = F();
|
2017-06-26 22:22:32 +00:00
|
|
|
const auto carry = f & CF;
|
2017-06-18 17:14:39 +00:00
|
|
|
setFlag(f, HC, carry);
|
|
|
|
clearFlag(f, CF, carry);
|
|
|
|
clearFlag(f, NF);
|
2017-06-22 15:57:38 +00:00
|
|
|
adjustXY<Z80>(f, A());
|
2017-06-04 20:38:34 +00:00
|
|
|
}
|
|
|
|
|
2017-06-05 21:39:15 +00:00
|
|
|
void EightBit::Z80::xhtl(register16_t& operand) {
|
2017-06-19 12:53:00 +00:00
|
|
|
m_memory.ADDRESS() = SP();
|
2017-06-04 20:38:34 +00:00
|
|
|
MEMPTR().low = m_memory.reference();
|
|
|
|
m_memory.reference() = operand.low;
|
|
|
|
operand.low = MEMPTR().low;
|
|
|
|
m_memory.ADDRESS().word++;
|
|
|
|
MEMPTR().high = m_memory.reference();
|
|
|
|
m_memory.reference() = operand.high;
|
|
|
|
operand.high = MEMPTR().high;
|
|
|
|
}
|
|
|
|
|
2017-06-05 21:39:15 +00:00
|
|
|
void EightBit::Z80::xhtl() {
|
2017-06-15 21:21:26 +00:00
|
|
|
xhtl(HL2());
|
2017-06-04 20:38:34 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
#pragma endregion Miscellaneous instructions
|
|
|
|
|
|
|
|
#pragma region Block instructions
|
|
|
|
|
|
|
|
#pragma region Block compare instructions
|
|
|
|
|
2017-06-26 22:22:32 +00:00
|
|
|
void EightBit::Z80::blockCompare(uint8_t a, uint8_t& f) {
|
2017-06-18 17:14:39 +00:00
|
|
|
|
2017-06-04 20:38:34 +00:00
|
|
|
m_memory.ADDRESS() = HL();
|
|
|
|
|
2017-06-26 22:22:32 +00:00
|
|
|
const auto value = m_memory.reference();
|
2017-06-19 12:53:00 +00:00
|
|
|
uint8_t result = a - value;
|
2017-06-04 20:38:34 +00:00
|
|
|
|
2017-06-18 17:14:39 +00:00
|
|
|
setFlag(f, PF, --BC().word);
|
2017-06-04 20:38:34 +00:00
|
|
|
|
2017-06-22 15:57:38 +00:00
|
|
|
adjustSZ<Z80>(f, result);
|
2017-06-19 12:53:00 +00:00
|
|
|
adjustHalfCarrySub(f, a, value, result);
|
2017-06-18 17:14:39 +00:00
|
|
|
setFlag(f, NF);
|
2017-06-04 20:38:34 +00:00
|
|
|
|
2017-06-18 17:14:39 +00:00
|
|
|
if (f & HC)
|
2017-06-04 20:38:34 +00:00
|
|
|
result -= 1;
|
|
|
|
|
2017-06-18 17:14:39 +00:00
|
|
|
setFlag(f, YF, result & Bit1);
|
|
|
|
setFlag(f, XF, result & Bit3);
|
2017-06-04 20:38:34 +00:00
|
|
|
}
|
|
|
|
|
2017-06-26 22:22:32 +00:00
|
|
|
void EightBit::Z80::cpi(uint8_t a, uint8_t& f) {
|
|
|
|
blockCompare(a, f);
|
2017-06-04 20:38:34 +00:00
|
|
|
HL().word++;
|
|
|
|
MEMPTR().word++;
|
|
|
|
}
|
|
|
|
|
2017-06-26 22:22:32 +00:00
|
|
|
void EightBit::Z80::cpd(uint8_t a, uint8_t& f) {
|
|
|
|
blockCompare(a, f);
|
2017-06-04 20:38:34 +00:00
|
|
|
HL().word--;
|
|
|
|
MEMPTR().word--;
|
|
|
|
}
|
|
|
|
|
2017-06-12 13:33:00 +00:00
|
|
|
bool EightBit::Z80::cpir() {
|
2017-06-26 22:22:32 +00:00
|
|
|
const auto a = A();
|
|
|
|
auto& f = F();
|
|
|
|
cpi(a, f);
|
2017-06-19 12:53:00 +00:00
|
|
|
MEMPTR() = PC();
|
2017-06-26 22:22:32 +00:00
|
|
|
auto again = (f & PF) && !(f & ZF); // See CPI
|
2017-06-14 21:33:02 +00:00
|
|
|
if (again)
|
2017-06-12 13:33:00 +00:00
|
|
|
MEMPTR().word--;
|
|
|
|
return again;
|
2017-06-04 20:38:34 +00:00
|
|
|
}
|
|
|
|
|
2017-06-12 13:33:00 +00:00
|
|
|
bool EightBit::Z80::cpdr() {
|
2017-06-26 22:22:32 +00:00
|
|
|
const auto a = A();
|
|
|
|
auto& f = F();
|
|
|
|
cpd(a, f);
|
2017-06-19 12:53:00 +00:00
|
|
|
MEMPTR().word = PC().word - 1;
|
2017-06-26 22:22:32 +00:00
|
|
|
auto again = (f & PF) && !(f & ZF); // See CPD
|
2017-06-15 21:21:26 +00:00
|
|
|
if (!again)
|
2017-06-12 13:33:00 +00:00
|
|
|
MEMPTR().word--;
|
|
|
|
return again;
|
2017-06-04 20:38:34 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
#pragma endregion Block compare instructions
|
|
|
|
|
|
|
|
#pragma region Block load instructions
|
|
|
|
|
2017-06-05 21:39:15 +00:00
|
|
|
void EightBit::Z80::blockLoad(register16_t source, register16_t destination) {
|
2017-06-18 17:14:39 +00:00
|
|
|
auto& f = F();
|
2017-06-04 20:38:34 +00:00
|
|
|
m_memory.ADDRESS() = source;
|
|
|
|
auto value = m_memory.reference();
|
|
|
|
m_memory.ADDRESS() = destination;
|
|
|
|
m_memory.reference() = value;
|
|
|
|
auto xy = A() + value;
|
2017-06-18 17:14:39 +00:00
|
|
|
setFlag(f, XF, xy & 8);
|
|
|
|
setFlag(f, YF, xy & 2);
|
|
|
|
clearFlag(f, NF | HC);
|
|
|
|
setFlag(f, PF, --BC().word);
|
2017-06-04 20:38:34 +00:00
|
|
|
}
|
|
|
|
|
2017-06-05 21:39:15 +00:00
|
|
|
void EightBit::Z80::ldd() {
|
2017-06-04 20:38:34 +00:00
|
|
|
blockLoad(HL(), DE());
|
|
|
|
HL().word--;
|
|
|
|
DE().word--;
|
|
|
|
}
|
|
|
|
|
2017-06-05 21:39:15 +00:00
|
|
|
void EightBit::Z80::ldi() {
|
2017-06-04 20:38:34 +00:00
|
|
|
blockLoad(HL(), DE());
|
|
|
|
HL().word++;
|
|
|
|
DE().word++;
|
|
|
|
}
|
|
|
|
|
2017-06-12 13:33:00 +00:00
|
|
|
bool EightBit::Z80::ldir() {
|
2017-06-04 20:38:34 +00:00
|
|
|
ldi();
|
2017-06-12 13:33:00 +00:00
|
|
|
auto again = (F() & PF) != 0;
|
2017-06-14 21:33:02 +00:00
|
|
|
if (again) // See LDI
|
2017-06-19 12:53:00 +00:00
|
|
|
MEMPTR().word = PC().word - 1;
|
2017-06-12 13:33:00 +00:00
|
|
|
return again;
|
2017-06-04 20:38:34 +00:00
|
|
|
}
|
|
|
|
|
2017-06-12 13:33:00 +00:00
|
|
|
bool EightBit::Z80::lddr() {
|
2017-06-04 20:38:34 +00:00
|
|
|
ldd();
|
2017-06-12 13:33:00 +00:00
|
|
|
auto again = (F() & PF) != 0;
|
2017-06-14 21:33:02 +00:00
|
|
|
if (again) // See LDR
|
2017-06-19 12:53:00 +00:00
|
|
|
MEMPTR().word = PC().word - 1;
|
2017-06-12 13:33:00 +00:00
|
|
|
return again;
|
2017-06-04 20:38:34 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
#pragma endregion Block load instructions
|
|
|
|
|
|
|
|
#pragma region Block input instructions
|
|
|
|
|
2017-06-05 21:39:15 +00:00
|
|
|
void EightBit::Z80::ini() {
|
2017-06-18 17:14:39 +00:00
|
|
|
auto& f = F();
|
2017-06-07 21:54:55 +00:00
|
|
|
MEMPTR() = m_memory.ADDRESS() = BC();
|
|
|
|
MEMPTR().word++;
|
2017-06-04 20:38:34 +00:00
|
|
|
readPort();
|
|
|
|
auto value = m_memory.DATA();
|
|
|
|
m_memory.ADDRESS().word = HL().word++;
|
|
|
|
m_memory.reference() = value;
|
2017-06-18 17:14:39 +00:00
|
|
|
postDecrement(f, --B());
|
|
|
|
setFlag(f, NF);
|
2017-06-04 20:38:34 +00:00
|
|
|
}
|
|
|
|
|
2017-06-05 21:39:15 +00:00
|
|
|
void EightBit::Z80::ind() {
|
2017-06-18 17:14:39 +00:00
|
|
|
auto& f = F();
|
2017-06-07 21:54:55 +00:00
|
|
|
MEMPTR() = m_memory.ADDRESS() = BC();
|
|
|
|
MEMPTR().word--;
|
2017-06-04 20:38:34 +00:00
|
|
|
readPort();
|
|
|
|
auto value = m_memory.DATA();
|
|
|
|
m_memory.ADDRESS().word = HL().word--;
|
|
|
|
m_memory.reference() = value;
|
2017-06-18 17:14:39 +00:00
|
|
|
postDecrement(f, --B());
|
|
|
|
setFlag(f, NF);
|
2017-06-04 20:38:34 +00:00
|
|
|
}
|
|
|
|
|
2017-06-12 13:33:00 +00:00
|
|
|
bool EightBit::Z80::inir() {
|
2017-06-04 20:38:34 +00:00
|
|
|
ini();
|
2017-06-14 21:33:02 +00:00
|
|
|
return !(F() & ZF); // See INI
|
2017-06-04 20:38:34 +00:00
|
|
|
}
|
|
|
|
|
2017-06-12 13:33:00 +00:00
|
|
|
bool EightBit::Z80::indr() {
|
2017-06-04 20:38:34 +00:00
|
|
|
ind();
|
2017-06-14 21:33:02 +00:00
|
|
|
return !(F() & ZF); // See IND
|
2017-06-04 20:38:34 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
#pragma endregion Block input instructions
|
|
|
|
|
|
|
|
#pragma region Block output instructions
|
|
|
|
|
2017-06-05 21:39:15 +00:00
|
|
|
void EightBit::Z80::blockOut() {
|
2017-06-18 17:14:39 +00:00
|
|
|
auto& f = F();
|
2017-06-04 20:38:34 +00:00
|
|
|
auto value = m_memory.reference();
|
|
|
|
m_memory.ADDRESS().word = BC().word;
|
|
|
|
writePort();
|
2017-06-18 17:14:39 +00:00
|
|
|
postDecrement(f, --B());
|
|
|
|
setFlag(f, NF, value & Bit7);
|
|
|
|
setFlag(f, HC | CF, (L() + value) > 0xff);
|
2017-06-22 15:57:38 +00:00
|
|
|
adjustParity<Z80>(f, ((value + L()) & 7) ^ B());
|
2017-06-04 20:38:34 +00:00
|
|
|
}
|
|
|
|
|
2017-06-05 21:39:15 +00:00
|
|
|
void EightBit::Z80::outi() {
|
2017-06-04 20:38:34 +00:00
|
|
|
m_memory.ADDRESS().word = HL().word++;
|
|
|
|
blockOut();
|
|
|
|
MEMPTR().word = BC().word + 1;
|
|
|
|
}
|
|
|
|
|
2017-06-05 21:39:15 +00:00
|
|
|
void EightBit::Z80::outd() {
|
2017-06-04 20:38:34 +00:00
|
|
|
m_memory.ADDRESS().word = HL().word--;
|
|
|
|
blockOut();
|
|
|
|
MEMPTR().word = BC().word - 1;
|
|
|
|
}
|
|
|
|
|
2017-06-12 13:33:00 +00:00
|
|
|
bool EightBit::Z80::otir() {
|
2017-06-04 20:38:34 +00:00
|
|
|
outi();
|
2017-06-14 21:33:02 +00:00
|
|
|
return !(F() & ZF); // See OUTI
|
2017-06-04 20:38:34 +00:00
|
|
|
}
|
|
|
|
|
2017-06-12 13:33:00 +00:00
|
|
|
bool EightBit::Z80::otdr() {
|
2017-06-04 20:38:34 +00:00
|
|
|
outd();
|
2017-06-14 21:33:02 +00:00
|
|
|
return !(F() & ZF); // See OUTD
|
2017-06-04 20:38:34 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
#pragma endregion Block output instructions
|
|
|
|
|
|
|
|
#pragma endregion Block instructions
|
|
|
|
|
|
|
|
#pragma region Nibble rotation
|
|
|
|
|
2017-06-05 21:39:15 +00:00
|
|
|
void EightBit::Z80::rrd() {
|
2017-06-19 12:53:00 +00:00
|
|
|
auto& a = A();
|
2017-06-18 17:14:39 +00:00
|
|
|
auto& f = F();
|
2017-06-12 13:33:00 +00:00
|
|
|
MEMPTR() = HL();
|
2017-06-15 21:21:26 +00:00
|
|
|
auto memory = memptrReference();
|
2017-06-19 12:53:00 +00:00
|
|
|
m_memory.reference() = promoteNibble(a) | highNibble(memory);
|
|
|
|
a = (a & 0xf0) | lowNibble(memory);
|
2017-06-22 15:57:38 +00:00
|
|
|
adjustSZPXY<Z80>(f, a);
|
2017-06-18 17:14:39 +00:00
|
|
|
clearFlag(f, NF | HC);
|
2017-06-04 20:38:34 +00:00
|
|
|
}
|
|
|
|
|
2017-06-05 21:39:15 +00:00
|
|
|
void EightBit::Z80::rld() {
|
2017-06-19 12:53:00 +00:00
|
|
|
auto& a = A();
|
2017-06-18 17:14:39 +00:00
|
|
|
auto& f = F();
|
2017-06-12 13:33:00 +00:00
|
|
|
MEMPTR() = HL();
|
2017-06-15 21:21:26 +00:00
|
|
|
auto memory = memptrReference();
|
2017-06-19 12:53:00 +00:00
|
|
|
m_memory.reference() = promoteNibble(memory) | lowNibble(a);
|
|
|
|
a = (a & 0xf0) | highNibble(memory);
|
2017-06-22 15:57:38 +00:00
|
|
|
adjustSZPXY<Z80>(f, a);
|
2017-06-18 17:14:39 +00:00
|
|
|
clearFlag(f, NF | HC);
|
2017-06-04 20:38:34 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
#pragma endregion Nibble rotation
|
|
|
|
|
2017-06-05 21:39:15 +00:00
|
|
|
int EightBit::Z80::step() {
|
2017-06-04 20:38:34 +00:00
|
|
|
ExecutingInstruction.fire(*this);
|
2017-06-15 21:21:26 +00:00
|
|
|
m_displaced = m_prefixCB = m_prefixDD = m_prefixED = m_prefixFD = false;
|
2017-06-04 20:38:34 +00:00
|
|
|
cycles = 0;
|
|
|
|
return fetchExecute();
|
|
|
|
}
|
|
|
|
|
2017-06-05 21:39:15 +00:00
|
|
|
int EightBit::Z80::execute(uint8_t opcode) {
|
2017-06-04 20:38:34 +00:00
|
|
|
|
2017-06-19 12:53:00 +00:00
|
|
|
if (!M1())
|
2017-06-04 20:38:34 +00:00
|
|
|
throw std::logic_error("M1 cannot be high");
|
|
|
|
|
2017-06-26 22:22:32 +00:00
|
|
|
const auto& decoded = m_decodedOpcodes[opcode];
|
|
|
|
|
|
|
|
auto x = decoded.x;
|
|
|
|
auto y = decoded.y;
|
|
|
|
auto z = decoded.z;
|
2017-06-04 20:38:34 +00:00
|
|
|
|
2017-06-26 22:22:32 +00:00
|
|
|
auto p = decoded.p;
|
|
|
|
auto q = decoded.q;
|
2017-06-04 20:38:34 +00:00
|
|
|
|
2017-06-15 21:21:26 +00:00
|
|
|
if (!(m_prefixCB && m_displaced)) {
|
2017-06-04 20:38:34 +00:00
|
|
|
incrementRefresh();
|
|
|
|
M1() = false;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (m_prefixCB)
|
2017-06-26 22:22:32 +00:00
|
|
|
executeCB(x, y, z);
|
2017-06-04 20:38:34 +00:00
|
|
|
else if (m_prefixED)
|
|
|
|
executeED(x, y, z, p, q);
|
|
|
|
else
|
|
|
|
executeOther(x, y, z, p, q);
|
|
|
|
|
|
|
|
if (cycles == 0)
|
|
|
|
throw std::logic_error("Unhandled opcode");
|
|
|
|
|
|
|
|
return cycles;
|
|
|
|
}
|
|
|
|
|
2017-06-26 22:22:32 +00:00
|
|
|
void EightBit::Z80::executeCB(int x, int y, int z) {
|
2017-06-18 17:14:39 +00:00
|
|
|
auto& f = F();
|
2017-06-04 20:38:34 +00:00
|
|
|
switch (x) {
|
|
|
|
case 0: // rot[y] r[z]
|
|
|
|
switch (y) {
|
|
|
|
case 0:
|
2017-06-26 22:22:32 +00:00
|
|
|
adjustSZP<Z80>(f, m_displaced ? R2(z) = rlc(f, DISPLACED()) : rlc(f, R(z)));
|
2017-06-04 20:38:34 +00:00
|
|
|
break;
|
|
|
|
case 1:
|
2017-06-26 22:22:32 +00:00
|
|
|
adjustSZP<Z80>(f, m_displaced ? R2(z) = rrc(f, DISPLACED()) : rrc(f, R(z)));
|
2017-06-04 20:38:34 +00:00
|
|
|
break;
|
|
|
|
case 2:
|
2017-06-26 22:22:32 +00:00
|
|
|
adjustSZP<Z80>(f, m_displaced ? R2(z) = rl(f, DISPLACED()) : rl(f, R(z)));
|
2017-06-04 20:38:34 +00:00
|
|
|
break;
|
|
|
|
case 3:
|
2017-06-26 22:22:32 +00:00
|
|
|
adjustSZP<Z80>(f, m_displaced ? R2(z) = rr(f, DISPLACED()) : rr(f, R(z)));
|
2017-06-04 20:38:34 +00:00
|
|
|
break;
|
|
|
|
case 4:
|
2017-06-26 22:22:32 +00:00
|
|
|
adjustSZP<Z80>(f, m_displaced ? R2(z) = sla(f, DISPLACED()) : sla(f, R(z)));
|
2017-06-04 20:38:34 +00:00
|
|
|
break;
|
|
|
|
case 5:
|
2017-06-26 22:22:32 +00:00
|
|
|
adjustSZP<Z80>(f, m_displaced ? R2(z) = sra(f, DISPLACED()) : sra(f, R(z)));
|
2017-06-04 20:38:34 +00:00
|
|
|
break;
|
|
|
|
case 6:
|
2017-06-26 22:22:32 +00:00
|
|
|
adjustSZP<Z80>(f, m_displaced ? R2(z) = sll(f, DISPLACED()) : sll(f, R(z)));
|
2017-06-04 20:38:34 +00:00
|
|
|
break;
|
|
|
|
case 7:
|
2017-06-26 22:22:32 +00:00
|
|
|
adjustSZP<Z80>(f, m_displaced ? R2(z) = srl(f, DISPLACED()) : srl(f, R(z)));
|
2017-06-04 20:38:34 +00:00
|
|
|
break;
|
|
|
|
}
|
2017-06-15 21:21:26 +00:00
|
|
|
if (m_displaced) {
|
2017-06-04 20:38:34 +00:00
|
|
|
cycles += 23;
|
|
|
|
} else {
|
|
|
|
cycles += 8;
|
|
|
|
if (z == 6)
|
|
|
|
cycles += 7;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case 1: // BIT y, r[z]
|
2017-06-15 21:21:26 +00:00
|
|
|
if (m_displaced) {
|
2017-06-26 22:22:32 +00:00
|
|
|
bit(f, y, DISPLACED());
|
2017-06-22 15:57:38 +00:00
|
|
|
adjustXY<Z80>(f, MEMPTR().high);
|
2017-06-04 20:38:34 +00:00
|
|
|
cycles += 20;
|
|
|
|
} else {
|
2017-06-26 22:22:32 +00:00
|
|
|
auto operand = bit(f, y, R(z));
|
2017-06-04 20:38:34 +00:00
|
|
|
cycles += 8;
|
|
|
|
if (z == 6) {
|
2017-06-22 15:57:38 +00:00
|
|
|
adjustXY<Z80>(f, MEMPTR().high);
|
2017-06-04 20:38:34 +00:00
|
|
|
cycles += 4;
|
|
|
|
} else {
|
2017-06-22 15:57:38 +00:00
|
|
|
adjustXY<Z80>(f, operand);
|
2017-06-04 20:38:34 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case 2: // RES y, r[z]
|
2017-06-15 21:21:26 +00:00
|
|
|
if (m_displaced) {
|
2017-06-19 12:53:00 +00:00
|
|
|
R2(z) = res(y, DISPLACED());
|
2017-06-04 20:38:34 +00:00
|
|
|
cycles += 23;
|
|
|
|
} else {
|
|
|
|
res(y, R(z));
|
|
|
|
cycles += 8;
|
|
|
|
if (z == 6)
|
|
|
|
cycles += 7;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case 3: // SET y, r[z]
|
2017-06-15 21:21:26 +00:00
|
|
|
if (m_displaced) {
|
2017-06-19 12:53:00 +00:00
|
|
|
R2(z) = set(y, DISPLACED());
|
2017-06-04 20:38:34 +00:00
|
|
|
cycles += 23;
|
|
|
|
} else {
|
|
|
|
set(y, R(z));
|
|
|
|
cycles += 8;
|
|
|
|
if (z == 6)
|
|
|
|
cycles += 7;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2017-06-05 21:39:15 +00:00
|
|
|
void EightBit::Z80::executeED(int x, int y, int z, int p, int q) {
|
2017-06-18 17:14:39 +00:00
|
|
|
auto& f = F();
|
2017-06-04 20:38:34 +00:00
|
|
|
switch (x) {
|
|
|
|
case 0:
|
|
|
|
case 3: // Invalid instruction, equivalent to NONI followed by NOP
|
|
|
|
cycles += 8;
|
|
|
|
break;
|
|
|
|
case 1:
|
|
|
|
switch (z) {
|
|
|
|
case 0: // Input from port with 16-bit address
|
|
|
|
MEMPTR() = m_memory.ADDRESS() = BC();
|
2017-06-07 21:54:55 +00:00
|
|
|
MEMPTR().word++;
|
2017-06-04 20:38:34 +00:00
|
|
|
readPort();
|
|
|
|
if (y != 6) // IN r[y],(C)
|
|
|
|
R(y) = m_memory.DATA();
|
2017-06-22 15:57:38 +00:00
|
|
|
adjustSZPXY<Z80>(f, m_memory.DATA());
|
2017-06-18 17:14:39 +00:00
|
|
|
clearFlag(f, NF | HC);
|
2017-06-04 20:38:34 +00:00
|
|
|
cycles += 12;
|
|
|
|
break;
|
|
|
|
case 1: // Output to port with 16-bit address
|
|
|
|
MEMPTR() = m_memory.ADDRESS() = BC();
|
2017-06-07 21:54:55 +00:00
|
|
|
MEMPTR().word++;
|
2017-06-04 20:38:34 +00:00
|
|
|
if (y == 6) // OUT (C),0
|
|
|
|
m_memory.placeDATA(0);
|
|
|
|
else // OUT (C),r[y]
|
|
|
|
m_memory.placeDATA(R(y));
|
|
|
|
writePort();
|
|
|
|
cycles += 12;
|
|
|
|
break;
|
|
|
|
case 2: // 16-bit add/subtract with carry
|
|
|
|
switch (q) {
|
|
|
|
case 0: // SBC HL, rp[p]
|
2017-06-15 21:21:26 +00:00
|
|
|
sbcViaMemptr(HL2(), RP(p));
|
2017-06-04 20:38:34 +00:00
|
|
|
break;
|
|
|
|
case 1: // ADC HL, rp[p]
|
2017-06-15 21:21:26 +00:00
|
|
|
adcViaMemptr(HL2(), RP(p));
|
2017-06-04 20:38:34 +00:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
cycles += 15;
|
|
|
|
break;
|
|
|
|
case 3: // Retrieve/store register pair from/to immediate address
|
|
|
|
switch (q) {
|
|
|
|
case 0: // LD (nn), rp[p]
|
2017-06-07 21:54:55 +00:00
|
|
|
fetchWord();
|
|
|
|
setWordViaMemptr(RP(p));
|
2017-06-04 20:38:34 +00:00
|
|
|
break;
|
|
|
|
case 1: // LD rp[p], (nn)
|
2017-06-07 21:54:55 +00:00
|
|
|
fetchWord();
|
|
|
|
getWordViaMemptr(RP(p));
|
2017-06-04 20:38:34 +00:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
cycles += 20;
|
|
|
|
break;
|
|
|
|
case 4: // Negate accumulator
|
|
|
|
neg();
|
|
|
|
cycles += 8;
|
|
|
|
break;
|
|
|
|
case 5: // Return from interrupt
|
|
|
|
switch (y) {
|
|
|
|
case 1:
|
|
|
|
reti(); // RETI
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
retn(); // RETN
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
cycles += 14;
|
|
|
|
break;
|
|
|
|
case 6: // Set interrupt mode
|
|
|
|
switch (y) {
|
|
|
|
case 0:
|
|
|
|
case 4:
|
|
|
|
IM() = 0;
|
|
|
|
break;
|
|
|
|
case 2:
|
|
|
|
case 6:
|
|
|
|
IM() = 1;
|
|
|
|
break;
|
|
|
|
case 3:
|
|
|
|
case 7:
|
|
|
|
IM() = 2;
|
|
|
|
break;
|
|
|
|
case 1:
|
|
|
|
case 5:
|
|
|
|
IM() = 0;
|
|
|
|
}
|
|
|
|
cycles += 8;
|
|
|
|
break;
|
|
|
|
case 7: // Assorted ops
|
|
|
|
switch (y) {
|
|
|
|
case 0: // LD I,A
|
|
|
|
IV() = A();
|
|
|
|
cycles += 9;
|
|
|
|
break;
|
|
|
|
case 1: // LD R,A
|
2017-06-26 22:22:32 +00:00
|
|
|
REFRESH() = refresh_t::fromUint8(A());
|
2017-06-04 20:38:34 +00:00
|
|
|
cycles += 9;
|
|
|
|
break;
|
|
|
|
case 2: // LD A,I
|
|
|
|
A() = IV();
|
2017-06-22 15:57:38 +00:00
|
|
|
adjustSZXY<Z80>(f, A());
|
2017-06-18 17:14:39 +00:00
|
|
|
setFlag(f, PF, IFF2());
|
|
|
|
clearFlag(f, NF | HC);
|
2017-06-04 20:38:34 +00:00
|
|
|
cycles += 9;
|
|
|
|
break;
|
|
|
|
case 3: // LD A,R
|
2017-06-26 22:22:32 +00:00
|
|
|
A() = REFRESH().asUint8();
|
2017-06-22 15:57:38 +00:00
|
|
|
adjustSZXY<Z80>(f, A());
|
2017-06-18 17:14:39 +00:00
|
|
|
clearFlag(f, NF | HC);
|
|
|
|
setFlag(f, PF, IFF2());
|
2017-06-04 20:38:34 +00:00
|
|
|
cycles += 9;
|
|
|
|
break;
|
|
|
|
case 4: // RRD
|
|
|
|
rrd();
|
|
|
|
cycles += 18;
|
|
|
|
break;
|
|
|
|
case 5: // RLD
|
|
|
|
rld();
|
|
|
|
cycles += 18;
|
|
|
|
break;
|
|
|
|
case 6: // NOP
|
|
|
|
case 7: // NOP
|
|
|
|
cycles += 4;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case 2:
|
|
|
|
switch (z) {
|
|
|
|
case 0: // LD
|
|
|
|
switch (y) {
|
|
|
|
case 4: // LDI
|
|
|
|
ldi();
|
|
|
|
break;
|
|
|
|
case 5: // LDD
|
|
|
|
ldd();
|
|
|
|
break;
|
|
|
|
case 6: // LDIR
|
2017-06-14 21:33:02 +00:00
|
|
|
if (ldir()) {
|
2017-06-19 12:53:00 +00:00
|
|
|
PC().word -= 2;
|
2017-06-12 13:33:00 +00:00
|
|
|
cycles += 5;
|
2017-06-14 21:33:02 +00:00
|
|
|
}
|
2017-06-04 20:38:34 +00:00
|
|
|
break;
|
|
|
|
case 7: // LDDR
|
2017-06-14 21:33:02 +00:00
|
|
|
if (lddr()) {
|
2017-06-19 12:53:00 +00:00
|
|
|
PC().word -= 2;
|
2017-06-12 13:33:00 +00:00
|
|
|
cycles += 5;
|
2017-06-14 21:33:02 +00:00
|
|
|
}
|
2017-06-04 20:38:34 +00:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case 1: // CP
|
|
|
|
switch (y) {
|
|
|
|
case 4: // CPI
|
2017-06-26 22:22:32 +00:00
|
|
|
cpi(A(), f);
|
2017-06-04 20:38:34 +00:00
|
|
|
break;
|
|
|
|
case 5: // CPD
|
2017-06-26 22:22:32 +00:00
|
|
|
cpd(A(), f);
|
2017-06-04 20:38:34 +00:00
|
|
|
break;
|
|
|
|
case 6: // CPIR
|
2017-06-14 21:33:02 +00:00
|
|
|
if (cpir()) {
|
2017-06-19 12:53:00 +00:00
|
|
|
PC().word -= 2;
|
2017-06-12 13:33:00 +00:00
|
|
|
cycles += 5;
|
2017-06-14 21:33:02 +00:00
|
|
|
}
|
2017-06-04 20:38:34 +00:00
|
|
|
break;
|
|
|
|
case 7: // CPDR
|
2017-06-14 21:33:02 +00:00
|
|
|
if (cpdr()) {
|
2017-06-19 12:53:00 +00:00
|
|
|
PC().word -= 2;
|
2017-06-12 13:33:00 +00:00
|
|
|
cycles += 5;
|
2017-06-14 21:33:02 +00:00
|
|
|
}
|
2017-06-04 20:38:34 +00:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case 2: // IN
|
|
|
|
switch (y) {
|
|
|
|
case 4: // INI
|
|
|
|
ini();
|
|
|
|
break;
|
|
|
|
case 5: // IND
|
|
|
|
ind();
|
|
|
|
break;
|
|
|
|
case 6: // INIR
|
2017-06-14 21:33:02 +00:00
|
|
|
if (inir()) {
|
2017-06-19 12:53:00 +00:00
|
|
|
PC().word -= 2;
|
2017-06-12 13:33:00 +00:00
|
|
|
cycles += 5;
|
2017-06-14 21:33:02 +00:00
|
|
|
}
|
2017-06-04 20:38:34 +00:00
|
|
|
break;
|
|
|
|
case 7: // INDR
|
2017-06-14 21:33:02 +00:00
|
|
|
if (indr()) {
|
2017-06-19 12:53:00 +00:00
|
|
|
PC().word -= 2;
|
2017-06-12 13:33:00 +00:00
|
|
|
cycles += 5;
|
2017-06-14 21:33:02 +00:00
|
|
|
}
|
2017-06-04 20:38:34 +00:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case 3: // OUT
|
|
|
|
switch (y) {
|
|
|
|
case 4: // OUTI
|
|
|
|
outi();
|
|
|
|
break;
|
|
|
|
case 5: // OUTD
|
|
|
|
outd();
|
|
|
|
break;
|
|
|
|
case 6: // OTIR
|
2017-06-14 21:33:02 +00:00
|
|
|
if (otir()) {
|
2017-06-19 12:53:00 +00:00
|
|
|
PC().word -= 2;
|
2017-06-12 13:33:00 +00:00
|
|
|
cycles += 5;
|
2017-06-14 21:33:02 +00:00
|
|
|
}
|
2017-06-04 20:38:34 +00:00
|
|
|
break;
|
|
|
|
case 7: // OTDR
|
2017-06-14 21:33:02 +00:00
|
|
|
if (otdr()) {
|
2017-06-19 12:53:00 +00:00
|
|
|
PC().word -= 2;
|
2017-06-12 13:33:00 +00:00
|
|
|
cycles += 5;
|
2017-06-14 21:33:02 +00:00
|
|
|
}
|
2017-06-04 20:38:34 +00:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
cycles += 16;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2017-06-05 21:39:15 +00:00
|
|
|
void EightBit::Z80::executeOther(int x, int y, int z, int p, int q) {
|
2017-06-18 17:14:39 +00:00
|
|
|
auto& f = F();
|
2017-06-04 20:38:34 +00:00
|
|
|
switch (x) {
|
|
|
|
case 0:
|
|
|
|
switch (z) {
|
|
|
|
case 0: // Relative jumps and assorted ops
|
|
|
|
switch (y) {
|
|
|
|
case 0: // NOP
|
|
|
|
cycles += 4;
|
|
|
|
break;
|
|
|
|
case 1: // EX AF AF'
|
|
|
|
exxAF();
|
|
|
|
cycles += 4;
|
|
|
|
break;
|
|
|
|
case 2: // DJNZ d
|
2017-06-11 20:08:40 +00:00
|
|
|
if (jrConditional(--B()))
|
|
|
|
cycles += 5;
|
2017-06-04 20:38:34 +00:00
|
|
|
cycles += 8;
|
|
|
|
break;
|
|
|
|
case 3: // JR d
|
2017-06-11 20:08:40 +00:00
|
|
|
jr(fetchByte());
|
|
|
|
cycles += 12;
|
2017-06-04 20:38:34 +00:00
|
|
|
break;
|
|
|
|
default: // JR cc,d
|
2017-06-26 22:22:32 +00:00
|
|
|
if (jrConditionalFlag(f, y - 4))
|
2017-06-11 20:08:40 +00:00
|
|
|
cycles += 5;
|
2017-06-04 20:38:34 +00:00
|
|
|
cycles += 5;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case 1: // 16-bit load immediate/add
|
|
|
|
switch (q) {
|
2017-06-07 21:54:55 +00:00
|
|
|
case 0: // LD rp,nn
|
|
|
|
Processor::fetchWord(RP(p));
|
2017-06-04 20:38:34 +00:00
|
|
|
cycles += 10;
|
|
|
|
break;
|
|
|
|
case 1: // ADD HL,rp
|
2017-06-15 21:21:26 +00:00
|
|
|
addViaMemptr(HL2(), RP(p));
|
2017-06-04 20:38:34 +00:00
|
|
|
cycles += 11;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case 2: // Indirect loading
|
|
|
|
switch (q) {
|
|
|
|
case 0:
|
|
|
|
switch (p) {
|
|
|
|
case 0: // LD (BC),A
|
2017-06-07 21:54:55 +00:00
|
|
|
MEMPTR() = BC();
|
2017-06-15 21:21:26 +00:00
|
|
|
MEMPTR().high = memptrReference() = A();
|
2017-06-04 20:38:34 +00:00
|
|
|
cycles += 7;
|
|
|
|
break;
|
|
|
|
case 1: // LD (DE),A
|
2017-06-07 21:54:55 +00:00
|
|
|
MEMPTR() = DE();
|
2017-06-15 21:21:26 +00:00
|
|
|
MEMPTR().high = memptrReference() = A();
|
2017-06-04 20:38:34 +00:00
|
|
|
cycles += 7;
|
|
|
|
break;
|
|
|
|
case 2: // LD (nn),HL
|
2017-06-07 21:54:55 +00:00
|
|
|
fetchWord();
|
2017-06-15 21:21:26 +00:00
|
|
|
setWordViaMemptr(HL2());
|
2017-06-04 20:38:34 +00:00
|
|
|
cycles += 16;
|
|
|
|
break;
|
|
|
|
case 3: // LD (nn),A
|
2017-06-07 21:54:55 +00:00
|
|
|
fetchWord();
|
2017-06-15 21:21:26 +00:00
|
|
|
MEMPTR().high = memptrReference() = A();
|
2017-06-04 20:38:34 +00:00
|
|
|
cycles += 13;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case 1:
|
|
|
|
switch (p) {
|
|
|
|
case 0: // LD A,(BC)
|
2017-06-07 21:54:55 +00:00
|
|
|
MEMPTR() = BC();
|
2017-06-15 21:21:26 +00:00
|
|
|
A() = memptrReference();
|
2017-06-04 20:38:34 +00:00
|
|
|
cycles += 7;
|
|
|
|
break;
|
|
|
|
case 1: // LD A,(DE)
|
2017-06-07 21:54:55 +00:00
|
|
|
MEMPTR() = DE();
|
2017-06-15 21:21:26 +00:00
|
|
|
A() = memptrReference();
|
2017-06-04 20:38:34 +00:00
|
|
|
cycles += 7;
|
|
|
|
break;
|
|
|
|
case 2: // LD HL,(nn)
|
2017-06-07 21:54:55 +00:00
|
|
|
fetchWord();
|
2017-06-15 21:21:26 +00:00
|
|
|
getWordViaMemptr(HL2());
|
2017-06-04 20:38:34 +00:00
|
|
|
cycles += 16;
|
|
|
|
break;
|
|
|
|
case 3: // LD A,(nn)
|
2017-06-07 21:54:55 +00:00
|
|
|
fetchWord();
|
2017-06-15 21:21:26 +00:00
|
|
|
A() = memptrReference();
|
2017-06-04 20:38:34 +00:00
|
|
|
cycles += 13;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case 3: // 16-bit INC/DEC
|
|
|
|
switch (q) {
|
|
|
|
case 0: // INC rp
|
|
|
|
++RP(p).word;
|
|
|
|
break;
|
|
|
|
case 1: // DEC rp
|
|
|
|
--RP(p).word;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
cycles += 6;
|
|
|
|
break;
|
|
|
|
case 4: // 8-bit INC
|
2017-06-18 17:14:39 +00:00
|
|
|
postIncrement(f, ++R(y)); // INC r
|
2017-06-04 20:38:34 +00:00
|
|
|
cycles += 4;
|
|
|
|
break;
|
|
|
|
case 5: // 8-bit DEC
|
2017-06-18 17:14:39 +00:00
|
|
|
postDecrement(f, --R(y)); // DEC r
|
2017-06-04 20:38:34 +00:00
|
|
|
cycles += 4;
|
|
|
|
if (y == 6)
|
|
|
|
cycles += 7;
|
|
|
|
break;
|
2017-06-24 20:38:42 +00:00
|
|
|
case 6: { // 8-bit load immediate
|
|
|
|
auto& r = R(y); // LD r,n
|
|
|
|
r = fetchByte();
|
2017-06-04 20:38:34 +00:00
|
|
|
cycles += 7;
|
|
|
|
if (y == 6)
|
|
|
|
cycles += 3;
|
|
|
|
break;
|
2017-06-24 20:38:42 +00:00
|
|
|
} case 7: // Assorted operations on accumulator/flags
|
2017-06-04 20:38:34 +00:00
|
|
|
switch (y) {
|
|
|
|
case 0:
|
2017-06-26 22:22:32 +00:00
|
|
|
rlc(f, A());
|
2017-06-04 20:38:34 +00:00
|
|
|
break;
|
|
|
|
case 1:
|
2017-06-26 22:22:32 +00:00
|
|
|
rrc(f, A());
|
2017-06-04 20:38:34 +00:00
|
|
|
break;
|
|
|
|
case 2:
|
2017-06-26 22:22:32 +00:00
|
|
|
rl(f, A());
|
2017-06-04 20:38:34 +00:00
|
|
|
break;
|
|
|
|
case 3:
|
2017-06-26 22:22:32 +00:00
|
|
|
rr(f, A());
|
2017-06-04 20:38:34 +00:00
|
|
|
break;
|
|
|
|
case 4:
|
|
|
|
daa();
|
|
|
|
break;
|
|
|
|
case 5:
|
|
|
|
cpl();
|
|
|
|
break;
|
|
|
|
case 6:
|
|
|
|
scf();
|
|
|
|
break;
|
|
|
|
case 7:
|
|
|
|
ccf();
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
cycles += 4;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case 1: // 8-bit loading
|
|
|
|
if (z == 6 && y == 6) { // Exception (replaces LD (HL), (HL))
|
|
|
|
halt();
|
|
|
|
} else {
|
|
|
|
bool normal = true;
|
2017-06-15 21:21:26 +00:00
|
|
|
if (m_displaced) {
|
2017-06-04 20:38:34 +00:00
|
|
|
if (z == 6) {
|
|
|
|
switch (y) {
|
|
|
|
case 4:
|
|
|
|
H() = R(z);
|
|
|
|
normal = false;
|
|
|
|
break;
|
|
|
|
case 5:
|
|
|
|
L() = R(z);
|
|
|
|
normal = false;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
if (y == 6) {
|
|
|
|
switch (z) {
|
|
|
|
case 4:
|
|
|
|
R(y) = H();
|
|
|
|
normal = false;
|
|
|
|
break;
|
|
|
|
case 5:
|
|
|
|
R(y) = L();
|
|
|
|
normal = false;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
if (normal)
|
|
|
|
R(y) = R(z);
|
|
|
|
if ((y == 6) || (z == 6)) // M operations
|
|
|
|
cycles += 3;
|
|
|
|
}
|
|
|
|
cycles += 4;
|
|
|
|
break;
|
|
|
|
case 2: // Operate on accumulator and register/memory location
|
|
|
|
switch (y) {
|
|
|
|
case 0: // ADD A,r
|
2017-06-26 22:22:32 +00:00
|
|
|
add(f, A(), R(z));
|
2017-06-04 20:38:34 +00:00
|
|
|
break;
|
|
|
|
case 1: // ADC A,r
|
|
|
|
adc(A(), R(z));
|
|
|
|
break;
|
|
|
|
case 2: // SUB r
|
2017-06-26 22:22:32 +00:00
|
|
|
sub(f, A(), R(z));
|
2017-06-04 20:38:34 +00:00
|
|
|
break;
|
|
|
|
case 3: // SBC A,r
|
|
|
|
sbc(A(), R(z));
|
|
|
|
break;
|
|
|
|
case 4: // AND r
|
2017-06-26 22:22:32 +00:00
|
|
|
andr(f, A(), R(z));
|
2017-06-04 20:38:34 +00:00
|
|
|
break;
|
|
|
|
case 5: // XOR r
|
2017-06-26 22:22:32 +00:00
|
|
|
xorr(f, A(), R(z));
|
2017-06-04 20:38:34 +00:00
|
|
|
break;
|
|
|
|
case 6: // OR r
|
2017-06-26 22:22:32 +00:00
|
|
|
orr(f, A(), R(z));
|
2017-06-04 20:38:34 +00:00
|
|
|
break;
|
|
|
|
case 7: // CP r
|
2017-06-26 22:22:32 +00:00
|
|
|
compare(f, A(), R(z));
|
2017-06-04 20:38:34 +00:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
cycles += 4;
|
|
|
|
if (z == 6)
|
|
|
|
cycles += 3;
|
|
|
|
break;
|
|
|
|
case 3:
|
|
|
|
switch (z) {
|
|
|
|
case 0: // Conditional return
|
2017-06-26 22:22:32 +00:00
|
|
|
if (returnConditionalFlag(f, y))
|
2017-06-11 20:08:40 +00:00
|
|
|
cycles += 6;
|
2017-06-04 20:38:34 +00:00
|
|
|
cycles += 5;
|
|
|
|
break;
|
|
|
|
case 1: // POP & various ops
|
|
|
|
switch (q) {
|
|
|
|
case 0: // POP rp2[p]
|
2017-06-07 21:54:55 +00:00
|
|
|
popWord(RP2(p));
|
2017-06-04 20:38:34 +00:00
|
|
|
cycles += 10;
|
|
|
|
break;
|
|
|
|
case 1:
|
|
|
|
switch (p) {
|
|
|
|
case 0: // RET
|
|
|
|
ret();
|
|
|
|
cycles += 10;
|
|
|
|
break;
|
|
|
|
case 1: // EXX
|
|
|
|
exx();
|
|
|
|
cycles += 4;
|
|
|
|
break;
|
|
|
|
case 2: // JP HL
|
2017-06-19 12:53:00 +00:00
|
|
|
PC() = HL2();
|
2017-06-04 20:38:34 +00:00
|
|
|
cycles += 4;
|
|
|
|
break;
|
|
|
|
case 3: // LD SP,HL
|
2017-06-19 12:53:00 +00:00
|
|
|
SP() = HL2();
|
2017-06-04 20:38:34 +00:00
|
|
|
cycles += 4;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case 2: // Conditional jump
|
2017-06-26 22:22:32 +00:00
|
|
|
jumpConditionalFlag(f, y);
|
2017-06-04 20:38:34 +00:00
|
|
|
cycles += 10;
|
|
|
|
break;
|
|
|
|
case 3: // Assorted operations
|
|
|
|
switch (y) {
|
|
|
|
case 0: // JP nn
|
2017-06-07 21:54:55 +00:00
|
|
|
fetchWord();
|
2017-06-11 20:08:40 +00:00
|
|
|
jump();
|
2017-06-04 20:38:34 +00:00
|
|
|
cycles += 10;
|
|
|
|
break;
|
|
|
|
case 1: // CB prefix
|
|
|
|
m_prefixCB = true;
|
2017-06-15 21:21:26 +00:00
|
|
|
if (m_displaced)
|
2017-06-11 20:08:40 +00:00
|
|
|
m_displacement = fetchByte();
|
2017-06-04 20:38:34 +00:00
|
|
|
fetchExecute();
|
|
|
|
break;
|
|
|
|
case 2: // OUT (n),A
|
2017-06-11 20:08:40 +00:00
|
|
|
m_memory.ADDRESS().low = fetchByte();
|
2017-06-04 20:38:34 +00:00
|
|
|
m_memory.ADDRESS().high = A();
|
|
|
|
MEMPTR() = m_memory.ADDRESS();
|
|
|
|
m_memory.placeDATA(A());
|
|
|
|
writePort();
|
|
|
|
MEMPTR().low++;
|
|
|
|
cycles += 11;
|
|
|
|
break;
|
|
|
|
case 3: // IN A,(n)
|
2017-06-11 20:08:40 +00:00
|
|
|
m_memory.ADDRESS().low = fetchByte();
|
2017-06-04 20:38:34 +00:00
|
|
|
m_memory.ADDRESS().high = A();
|
|
|
|
MEMPTR() = m_memory.ADDRESS();
|
|
|
|
readPort();
|
|
|
|
A() = m_memory.DATA();
|
|
|
|
MEMPTR().low++;
|
|
|
|
cycles += 11;
|
|
|
|
break;
|
|
|
|
case 4: // EX (SP),HL
|
|
|
|
xhtl();
|
|
|
|
cycles += 19;
|
|
|
|
break;
|
|
|
|
case 5: // EX DE,HL
|
|
|
|
std::swap(DE(), HL());
|
|
|
|
cycles += 4;
|
|
|
|
break;
|
|
|
|
case 6: // DI
|
2017-06-11 20:08:40 +00:00
|
|
|
di();
|
2017-06-04 20:38:34 +00:00
|
|
|
cycles += 4;
|
|
|
|
break;
|
|
|
|
case 7: // EI
|
2017-06-11 20:08:40 +00:00
|
|
|
ei();
|
2017-06-04 20:38:34 +00:00
|
|
|
cycles += 4;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case 4: // Conditional call: CALL cc[y], nn
|
2017-06-26 22:22:32 +00:00
|
|
|
if (callConditionalFlag(f, y))
|
2017-06-11 20:08:40 +00:00
|
|
|
cycles += 7;
|
2017-06-04 20:38:34 +00:00
|
|
|
cycles += 10;
|
|
|
|
break;
|
|
|
|
case 5: // PUSH & various ops
|
|
|
|
switch (q) {
|
|
|
|
case 0: // PUSH rp2[p]
|
|
|
|
pushWord(RP2(p));
|
|
|
|
cycles += 11;
|
|
|
|
break;
|
|
|
|
case 1:
|
|
|
|
switch (p) {
|
|
|
|
case 0: // CALL nn
|
2017-06-07 21:54:55 +00:00
|
|
|
fetchWord();
|
|
|
|
call();
|
2017-06-04 20:38:34 +00:00
|
|
|
cycles += 17;
|
|
|
|
break;
|
|
|
|
case 1: // DD prefix
|
2017-06-15 21:21:26 +00:00
|
|
|
m_displaced = m_prefixDD = true;
|
2017-06-04 20:38:34 +00:00
|
|
|
fetchExecute();
|
|
|
|
break;
|
|
|
|
case 2: // ED prefix
|
|
|
|
m_prefixED = true;
|
|
|
|
fetchExecute();
|
|
|
|
break;
|
|
|
|
case 3: // FD prefix
|
2017-06-15 21:21:26 +00:00
|
|
|
m_displaced = m_prefixFD = true;
|
2017-06-04 20:38:34 +00:00
|
|
|
fetchExecute();
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case 6: // Operate on accumulator and immediate operand: alu[y] n
|
|
|
|
switch (y) {
|
|
|
|
case 0: // ADD A,n
|
2017-06-26 22:22:32 +00:00
|
|
|
add(f, A(), fetchByte());
|
2017-06-04 20:38:34 +00:00
|
|
|
break;
|
|
|
|
case 1: // ADC A,n
|
2017-06-11 20:08:40 +00:00
|
|
|
adc(A(), fetchByte());
|
2017-06-04 20:38:34 +00:00
|
|
|
break;
|
|
|
|
case 2: // SUB n
|
2017-06-26 22:22:32 +00:00
|
|
|
sub(f, A(), fetchByte());
|
2017-06-04 20:38:34 +00:00
|
|
|
break;
|
|
|
|
case 3: // SBC A,n
|
2017-06-11 20:08:40 +00:00
|
|
|
sbc(A(), fetchByte());
|
2017-06-04 20:38:34 +00:00
|
|
|
break;
|
|
|
|
case 4: // AND n
|
2017-06-26 22:22:32 +00:00
|
|
|
andr(f, A(), fetchByte());
|
2017-06-04 20:38:34 +00:00
|
|
|
break;
|
|
|
|
case 5: // XOR n
|
2017-06-26 22:22:32 +00:00
|
|
|
xorr(f, A(), fetchByte());
|
2017-06-04 20:38:34 +00:00
|
|
|
break;
|
|
|
|
case 6: // OR n
|
2017-06-26 22:22:32 +00:00
|
|
|
orr(f, A(), fetchByte());
|
2017-06-04 20:38:34 +00:00
|
|
|
break;
|
|
|
|
case 7: // CP n
|
2017-06-26 22:22:32 +00:00
|
|
|
compare(f, A(), fetchByte());
|
2017-06-04 20:38:34 +00:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
cycles += 7;
|
|
|
|
break;
|
|
|
|
case 7: // Restart: RST y * 8
|
|
|
|
restart(y << 3);
|
|
|
|
cycles += 11;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|