2010-06-29 23:58:39 +00:00
|
|
|
//===-------- InlineSpiller.cpp - Insert spills and restores inline -------===//
|
|
|
|
//
|
|
|
|
// The LLVM Compiler Infrastructure
|
|
|
|
//
|
|
|
|
// This file is distributed under the University of Illinois Open Source
|
|
|
|
// License. See LICENSE.TXT for details.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
//
|
|
|
|
// The inline spiller modifies the machine function directly instead of
|
|
|
|
// inserting spills and restores in VirtRegMap.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
2010-11-03 20:39:23 +00:00
|
|
|
#define DEBUG_TYPE "regalloc"
|
2010-06-29 23:58:39 +00:00
|
|
|
#include "Spiller.h"
|
2010-10-14 23:49:52 +00:00
|
|
|
#include "LiveRangeEdit.h"
|
2010-06-29 23:58:39 +00:00
|
|
|
#include "VirtRegMap.h"
|
2010-11-10 23:55:56 +00:00
|
|
|
#include "llvm/Analysis/AliasAnalysis.h"
|
2010-06-29 23:58:39 +00:00
|
|
|
#include "llvm/CodeGen/LiveIntervalAnalysis.h"
|
2010-10-26 00:11:35 +00:00
|
|
|
#include "llvm/CodeGen/LiveStackAnalysis.h"
|
2010-06-29 23:58:39 +00:00
|
|
|
#include "llvm/CodeGen/MachineFrameInfo.h"
|
|
|
|
#include "llvm/CodeGen/MachineFunction.h"
|
|
|
|
#include "llvm/CodeGen/MachineRegisterInfo.h"
|
|
|
|
#include "llvm/Target/TargetMachine.h"
|
|
|
|
#include "llvm/Target/TargetInstrInfo.h"
|
|
|
|
#include "llvm/Support/Debug.h"
|
|
|
|
#include "llvm/Support/raw_ostream.h"
|
|
|
|
|
|
|
|
using namespace llvm;
|
|
|
|
|
|
|
|
namespace {
|
|
|
|
class InlineSpiller : public Spiller {
|
2011-03-14 19:56:43 +00:00
|
|
|
MachineFunctionPass &Pass;
|
|
|
|
MachineFunction &MF;
|
|
|
|
LiveIntervals &LIS;
|
|
|
|
LiveStacks &LSS;
|
|
|
|
AliasAnalysis *AA;
|
|
|
|
VirtRegMap &VRM;
|
|
|
|
MachineFrameInfo &MFI;
|
|
|
|
MachineRegisterInfo &MRI;
|
|
|
|
const TargetInstrInfo &TII;
|
|
|
|
const TargetRegisterInfo &TRI;
|
2010-06-30 23:03:52 +00:00
|
|
|
|
|
|
|
// Variables that are valid during spill(), but used by multiple methods.
|
2011-03-14 19:56:43 +00:00
|
|
|
LiveRangeEdit *Edit;
|
|
|
|
const TargetRegisterClass *RC;
|
|
|
|
int StackSlot;
|
2010-06-29 23:58:39 +00:00
|
|
|
|
2011-03-14 19:56:43 +00:00
|
|
|
// All registers to spill to StackSlot, including the main register.
|
2011-03-12 04:17:20 +00:00
|
|
|
SmallVector<unsigned, 8> RegsToSpill;
|
|
|
|
|
|
|
|
// All COPY instructions to/from snippets.
|
|
|
|
// They are ignored since both operands refer to the same stack slot.
|
|
|
|
SmallPtrSet<MachineInstr*, 8> SnippetCopies;
|
|
|
|
|
2010-10-20 22:00:51 +00:00
|
|
|
// Values that failed to remat at some point.
|
2011-03-14 19:56:43 +00:00
|
|
|
SmallPtrSet<VNInfo*, 8> UsedValues;
|
2010-07-02 17:44:57 +00:00
|
|
|
|
2010-06-29 23:58:39 +00:00
|
|
|
~InlineSpiller() {}
|
|
|
|
|
|
|
|
public:
|
2010-07-20 23:50:15 +00:00
|
|
|
InlineSpiller(MachineFunctionPass &pass,
|
|
|
|
MachineFunction &mf,
|
|
|
|
VirtRegMap &vrm)
|
2011-03-14 19:56:43 +00:00
|
|
|
: Pass(pass),
|
|
|
|
MF(mf),
|
|
|
|
LIS(pass.getAnalysis<LiveIntervals>()),
|
|
|
|
LSS(pass.getAnalysis<LiveStacks>()),
|
|
|
|
AA(&pass.getAnalysis<AliasAnalysis>()),
|
|
|
|
VRM(vrm),
|
|
|
|
MFI(*mf.getFrameInfo()),
|
|
|
|
MRI(mf.getRegInfo()),
|
|
|
|
TII(*mf.getTarget().getInstrInfo()),
|
|
|
|
TRI(*mf.getTarget().getRegisterInfo()) {}
|
2010-06-29 23:58:39 +00:00
|
|
|
|
2010-10-14 23:49:52 +00:00
|
|
|
void spill(LiveRangeEdit &);
|
|
|
|
|
2010-07-02 17:44:57 +00:00
|
|
|
private:
|
2011-03-12 04:17:20 +00:00
|
|
|
bool isSnippet(const LiveInterval &SnipLI);
|
|
|
|
void collectRegsToSpill();
|
|
|
|
|
2010-07-02 17:44:57 +00:00
|
|
|
bool reMaterializeFor(MachineBasicBlock::iterator MI);
|
|
|
|
void reMaterializeAll();
|
|
|
|
|
2011-03-12 04:17:20 +00:00
|
|
|
bool coalesceStackAccess(MachineInstr *MI, unsigned Reg);
|
2010-07-01 00:13:04 +00:00
|
|
|
bool foldMemoryOperand(MachineBasicBlock::iterator MI,
|
2010-12-18 03:04:14 +00:00
|
|
|
const SmallVectorImpl<unsigned> &Ops,
|
|
|
|
MachineInstr *LoadMI = 0);
|
2010-06-30 23:03:52 +00:00
|
|
|
void insertReload(LiveInterval &NewLI, MachineBasicBlock::iterator MI);
|
2011-03-12 04:17:20 +00:00
|
|
|
void insertSpill(LiveInterval &NewLI, const LiveInterval &OldLI,
|
|
|
|
MachineBasicBlock::iterator MI);
|
|
|
|
|
|
|
|
void spillAroundUses(unsigned Reg);
|
2010-06-29 23:58:39 +00:00
|
|
|
};
|
|
|
|
}
|
|
|
|
|
|
|
|
namespace llvm {
|
2010-07-20 23:50:15 +00:00
|
|
|
Spiller *createInlineSpiller(MachineFunctionPass &pass,
|
|
|
|
MachineFunction &mf,
|
|
|
|
VirtRegMap &vrm) {
|
|
|
|
return new InlineSpiller(pass, mf, vrm);
|
2010-06-29 23:58:39 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2011-03-12 04:17:20 +00:00
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// Snippets
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
// When spilling a virtual register, we also spill any snippets it is connected
|
|
|
|
// to. The snippets are small live ranges that only have a single real use,
|
|
|
|
// leftovers from live range splitting. Spilling them enables memory operand
|
|
|
|
// folding or tightens the live range around the single use.
|
|
|
|
//
|
|
|
|
// This minimizes register pressure and maximizes the store-to-load distance for
|
|
|
|
// spill slots which can be important in tight loops.
|
|
|
|
|
|
|
|
/// isFullCopyOf - If MI is a COPY to or from Reg, return the other register,
|
|
|
|
/// otherwise return 0.
|
|
|
|
static unsigned isFullCopyOf(const MachineInstr *MI, unsigned Reg) {
|
|
|
|
if (!MI->isCopy())
|
|
|
|
return 0;
|
|
|
|
if (MI->getOperand(0).getSubReg() != 0)
|
|
|
|
return 0;
|
|
|
|
if (MI->getOperand(1).getSubReg() != 0)
|
|
|
|
return 0;
|
|
|
|
if (MI->getOperand(0).getReg() == Reg)
|
|
|
|
return MI->getOperand(1).getReg();
|
|
|
|
if (MI->getOperand(1).getReg() == Reg)
|
|
|
|
return MI->getOperand(0).getReg();
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/// isSnippet - Identify if a live interval is a snippet that should be spilled.
|
|
|
|
/// It is assumed that SnipLI is a virtual register with the same original as
|
2011-03-14 19:56:43 +00:00
|
|
|
/// Edit->getReg().
|
2011-03-12 04:17:20 +00:00
|
|
|
bool InlineSpiller::isSnippet(const LiveInterval &SnipLI) {
|
2011-03-14 19:56:43 +00:00
|
|
|
unsigned Reg = Edit->getReg();
|
2011-03-12 04:17:20 +00:00
|
|
|
|
|
|
|
// A snippet is a tiny live range with only a single instruction using it
|
|
|
|
// besides copies to/from Reg or spills/fills. We accept:
|
|
|
|
//
|
|
|
|
// %snip = COPY %Reg / FILL fi#
|
|
|
|
// %snip = USE %snip
|
|
|
|
// %Reg = COPY %snip / SPILL %snip, fi#
|
|
|
|
//
|
2011-03-14 19:56:43 +00:00
|
|
|
if (SnipLI.getNumValNums() > 2 || !LIS.intervalIsInOneMBB(SnipLI))
|
2011-03-12 04:17:20 +00:00
|
|
|
return false;
|
|
|
|
|
|
|
|
MachineInstr *UseMI = 0;
|
|
|
|
|
|
|
|
// Check that all uses satisfy our criteria.
|
|
|
|
for (MachineRegisterInfo::reg_nodbg_iterator
|
2011-03-14 19:56:43 +00:00
|
|
|
RI = MRI.reg_nodbg_begin(SnipLI.reg);
|
2011-03-12 04:17:20 +00:00
|
|
|
MachineInstr *MI = RI.skipInstruction();) {
|
|
|
|
|
|
|
|
// Allow copies to/from Reg.
|
|
|
|
if (isFullCopyOf(MI, Reg))
|
|
|
|
continue;
|
|
|
|
|
|
|
|
// Allow stack slot loads.
|
|
|
|
int FI;
|
2011-03-14 19:56:43 +00:00
|
|
|
if (SnipLI.reg == TII.isLoadFromStackSlot(MI, FI) && FI == StackSlot)
|
2011-03-12 04:17:20 +00:00
|
|
|
continue;
|
|
|
|
|
|
|
|
// Allow stack slot stores.
|
2011-03-14 19:56:43 +00:00
|
|
|
if (SnipLI.reg == TII.isStoreToStackSlot(MI, FI) && FI == StackSlot)
|
2011-03-12 04:17:20 +00:00
|
|
|
continue;
|
|
|
|
|
|
|
|
// Allow a single additional instruction.
|
|
|
|
if (UseMI && MI != UseMI)
|
|
|
|
return false;
|
|
|
|
UseMI = MI;
|
|
|
|
}
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
|
|
|
/// collectRegsToSpill - Collect live range snippets that only have a single
|
|
|
|
/// real use.
|
|
|
|
void InlineSpiller::collectRegsToSpill() {
|
2011-03-14 19:56:43 +00:00
|
|
|
unsigned Reg = Edit->getReg();
|
|
|
|
unsigned Orig = VRM.getOriginal(Reg);
|
2011-03-12 04:17:20 +00:00
|
|
|
|
|
|
|
// Main register always spills.
|
|
|
|
RegsToSpill.assign(1, Reg);
|
|
|
|
SnippetCopies.clear();
|
|
|
|
|
|
|
|
// Snippets all have the same original, so there can't be any for an original
|
|
|
|
// register.
|
|
|
|
if (Orig == Reg)
|
|
|
|
return;
|
|
|
|
|
2011-03-14 19:56:43 +00:00
|
|
|
for (MachineRegisterInfo::reg_iterator RI = MRI.reg_begin(Reg);
|
2011-03-12 04:17:20 +00:00
|
|
|
MachineInstr *MI = RI.skipInstruction();) {
|
|
|
|
unsigned SnipReg = isFullCopyOf(MI, Reg);
|
|
|
|
if (!SnipReg)
|
|
|
|
continue;
|
|
|
|
if (!TargetRegisterInfo::isVirtualRegister(SnipReg))
|
|
|
|
continue;
|
2011-03-14 19:56:43 +00:00
|
|
|
if (VRM.getOriginal(SnipReg) != Orig)
|
2011-03-12 04:17:20 +00:00
|
|
|
continue;
|
2011-03-14 19:56:43 +00:00
|
|
|
LiveInterval &SnipLI = LIS.getInterval(SnipReg);
|
2011-03-12 04:17:20 +00:00
|
|
|
if (!isSnippet(SnipLI))
|
|
|
|
continue;
|
|
|
|
SnippetCopies.insert(MI);
|
|
|
|
if (std::find(RegsToSpill.begin(), RegsToSpill.end(),
|
|
|
|
SnipReg) == RegsToSpill.end())
|
|
|
|
RegsToSpill.push_back(SnipReg);
|
|
|
|
|
|
|
|
DEBUG(dbgs() << "\talso spill snippet " << SnipLI << '\n');
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2011-02-22 23:01:49 +00:00
|
|
|
/// reMaterializeFor - Attempt to rematerialize before MI instead of reloading.
|
2010-07-02 17:44:57 +00:00
|
|
|
bool InlineSpiller::reMaterializeFor(MachineBasicBlock::iterator MI) {
|
2011-03-14 19:56:43 +00:00
|
|
|
SlotIndex UseIdx = LIS.getInstructionIndex(MI).getUseIndex();
|
|
|
|
VNInfo *OrigVNI = Edit->getParent().getVNInfoAt(UseIdx);
|
2010-10-20 22:00:51 +00:00
|
|
|
|
2010-07-02 17:44:57 +00:00
|
|
|
if (!OrigVNI) {
|
|
|
|
DEBUG(dbgs() << "\tadding <undef> flags: ");
|
2010-06-30 23:03:52 +00:00
|
|
|
for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
|
|
|
|
MachineOperand &MO = MI->getOperand(i);
|
2011-03-14 19:56:43 +00:00
|
|
|
if (MO.isReg() && MO.isUse() && MO.getReg() == Edit->getReg())
|
2010-06-30 23:03:52 +00:00
|
|
|
MO.setIsUndef();
|
|
|
|
}
|
2010-07-02 17:44:57 +00:00
|
|
|
DEBUG(dbgs() << UseIdx << '\t' << *MI);
|
2010-06-30 23:03:52 +00:00
|
|
|
return true;
|
|
|
|
}
|
2010-10-20 22:00:51 +00:00
|
|
|
|
2011-03-12 04:17:20 +00:00
|
|
|
// FIXME: Properly remat for snippets as well.
|
|
|
|
if (SnippetCopies.count(MI)) {
|
2011-03-14 19:56:43 +00:00
|
|
|
UsedValues.insert(OrigVNI);
|
2011-03-12 04:17:20 +00:00
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
2010-11-10 01:05:12 +00:00
|
|
|
LiveRangeEdit::Remat RM(OrigVNI);
|
2011-03-14 19:56:43 +00:00
|
|
|
if (!Edit->canRematerializeAt(RM, UseIdx, false, LIS)) {
|
|
|
|
UsedValues.insert(OrigVNI);
|
2010-07-02 17:44:57 +00:00
|
|
|
DEBUG(dbgs() << "\tcannot remat for " << UseIdx << '\t' << *MI);
|
2010-06-30 23:03:52 +00:00
|
|
|
return false;
|
2010-07-02 17:44:57 +00:00
|
|
|
}
|
2010-06-30 23:03:52 +00:00
|
|
|
|
2011-03-14 19:56:43 +00:00
|
|
|
// If the instruction also writes Edit->getReg(), it had better not require
|
2010-10-20 22:00:51 +00:00
|
|
|
// the same register for uses and defs.
|
2010-07-02 17:44:57 +00:00
|
|
|
bool Reads, Writes;
|
|
|
|
SmallVector<unsigned, 8> Ops;
|
2011-03-14 19:56:43 +00:00
|
|
|
tie(Reads, Writes) = MI->readsWritesVirtualRegister(Edit->getReg(), &Ops);
|
2010-07-02 17:44:57 +00:00
|
|
|
if (Writes) {
|
|
|
|
for (unsigned i = 0, e = Ops.size(); i != e; ++i) {
|
|
|
|
MachineOperand &MO = MI->getOperand(Ops[i]);
|
|
|
|
if (MO.isUse() ? MI->isRegTiedToDefOperand(Ops[i]) : MO.getSubReg()) {
|
2011-03-14 19:56:43 +00:00
|
|
|
UsedValues.insert(OrigVNI);
|
2010-07-02 17:44:57 +00:00
|
|
|
DEBUG(dbgs() << "\tcannot remat tied reg: " << UseIdx << '\t' << *MI);
|
2010-06-30 23:03:52 +00:00
|
|
|
return false;
|
2010-07-02 17:44:57 +00:00
|
|
|
}
|
2010-06-30 23:03:52 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2010-12-18 03:04:14 +00:00
|
|
|
// Before rematerializing into a register for a single instruction, try to
|
|
|
|
// fold a load into the instruction. That avoids allocating a new register.
|
|
|
|
if (RM.OrigMI->getDesc().canFoldAsLoad() &&
|
|
|
|
foldMemoryOperand(MI, Ops, RM.OrigMI)) {
|
2011-03-14 19:56:43 +00:00
|
|
|
Edit->markRematerialized(RM.ParentVNI);
|
2010-12-18 03:04:14 +00:00
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
2010-07-02 17:44:57 +00:00
|
|
|
// Alocate a new register for the remat.
|
2011-03-14 19:56:43 +00:00
|
|
|
LiveInterval &NewLI = Edit->create(MRI, LIS, VRM);
|
2010-07-02 17:44:57 +00:00
|
|
|
NewLI.markNotSpillable();
|
|
|
|
|
2011-02-09 00:25:36 +00:00
|
|
|
// Rematting for a copy: Set allocation hint to be the destination register.
|
|
|
|
if (MI->isCopy())
|
2011-03-14 19:56:43 +00:00
|
|
|
MRI.setRegAllocationHint(NewLI.reg, 0, MI->getOperand(0).getReg());
|
2011-02-09 00:25:36 +00:00
|
|
|
|
2010-07-02 17:44:57 +00:00
|
|
|
// Finally we can rematerialize OrigMI before MI.
|
2011-03-14 19:56:43 +00:00
|
|
|
SlotIndex DefIdx = Edit->rematerializeAt(*MI->getParent(), MI, NewLI.reg, RM,
|
|
|
|
LIS, TII, TRI);
|
2011-02-08 19:33:55 +00:00
|
|
|
DEBUG(dbgs() << "\tremat: " << DefIdx << '\t'
|
2011-03-14 19:56:43 +00:00
|
|
|
<< *LIS.getInstructionFromIndex(DefIdx));
|
2010-07-02 17:44:57 +00:00
|
|
|
|
|
|
|
// Replace operands
|
|
|
|
for (unsigned i = 0, e = Ops.size(); i != e; ++i) {
|
|
|
|
MachineOperand &MO = MI->getOperand(Ops[i]);
|
2011-03-14 19:56:43 +00:00
|
|
|
if (MO.isReg() && MO.isUse() && MO.getReg() == Edit->getReg()) {
|
2010-10-14 23:49:52 +00:00
|
|
|
MO.setReg(NewLI.reg);
|
2010-07-02 17:44:57 +00:00
|
|
|
MO.setIsKill();
|
|
|
|
}
|
|
|
|
}
|
|
|
|
DEBUG(dbgs() << "\t " << UseIdx << '\t' << *MI);
|
|
|
|
|
2011-03-14 19:56:43 +00:00
|
|
|
VNInfo *DefVNI = NewLI.getNextValue(DefIdx, 0, LIS.getVNInfoAllocator());
|
2010-06-30 23:03:52 +00:00
|
|
|
NewLI.addRange(LiveRange(DefIdx, UseIdx.getDefIndex(), DefVNI));
|
2010-07-02 17:44:57 +00:00
|
|
|
DEBUG(dbgs() << "\tinterval: " << NewLI << '\n');
|
2010-06-30 23:03:52 +00:00
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
2010-10-14 23:49:52 +00:00
|
|
|
/// reMaterializeAll - Try to rematerialize as many uses as possible,
|
2010-07-02 17:44:57 +00:00
|
|
|
/// and trim the live ranges after.
|
|
|
|
void InlineSpiller::reMaterializeAll() {
|
|
|
|
// Do a quick scan of the interval values to find if any are remattable.
|
2011-03-14 19:56:43 +00:00
|
|
|
if (!Edit->anyRematerializable(LIS, TII, AA))
|
2010-07-02 17:44:57 +00:00
|
|
|
return;
|
|
|
|
|
2011-03-14 19:56:43 +00:00
|
|
|
UsedValues.clear();
|
2010-10-20 22:00:51 +00:00
|
|
|
|
2011-03-14 19:56:43 +00:00
|
|
|
// Try to remat before all uses of Edit->getReg().
|
2010-07-02 17:44:57 +00:00
|
|
|
bool anyRemat = false;
|
|
|
|
for (MachineRegisterInfo::use_nodbg_iterator
|
2011-03-14 19:56:43 +00:00
|
|
|
RI = MRI.use_nodbg_begin(Edit->getReg());
|
2010-07-02 17:44:57 +00:00
|
|
|
MachineInstr *MI = RI.skipInstruction();)
|
|
|
|
anyRemat |= reMaterializeFor(MI);
|
|
|
|
|
|
|
|
if (!anyRemat)
|
|
|
|
return;
|
|
|
|
|
|
|
|
// Remove any values that were completely rematted.
|
|
|
|
bool anyRemoved = false;
|
2011-03-14 19:56:43 +00:00
|
|
|
for (LiveInterval::vni_iterator I = Edit->getParent().vni_begin(),
|
|
|
|
E = Edit->getParent().vni_end(); I != E; ++I) {
|
2010-07-02 17:44:57 +00:00
|
|
|
VNInfo *VNI = *I;
|
2011-03-14 19:56:43 +00:00
|
|
|
if (VNI->hasPHIKill() || !Edit->didRematerialize(VNI) ||
|
|
|
|
UsedValues.count(VNI))
|
2010-07-02 17:44:57 +00:00
|
|
|
continue;
|
2011-03-14 19:56:43 +00:00
|
|
|
MachineInstr *DefMI = LIS.getInstructionFromIndex(VNI->def);
|
2010-07-02 17:44:57 +00:00
|
|
|
DEBUG(dbgs() << "\tremoving dead def: " << VNI->def << '\t' << *DefMI);
|
2011-03-14 19:56:43 +00:00
|
|
|
LIS.RemoveMachineInstrFromMaps(DefMI);
|
|
|
|
VRM.RemoveMachineInstrFromMaps(DefMI);
|
2010-07-02 17:44:57 +00:00
|
|
|
DefMI->eraseFromParent();
|
2010-09-26 03:37:09 +00:00
|
|
|
VNI->def = SlotIndex();
|
2010-07-02 17:44:57 +00:00
|
|
|
anyRemoved = true;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (!anyRemoved)
|
|
|
|
return;
|
|
|
|
|
2010-10-14 23:49:52 +00:00
|
|
|
// Removing values may cause debug uses where parent is not live.
|
2011-03-14 19:56:43 +00:00
|
|
|
for (MachineRegisterInfo::use_iterator RI = MRI.use_begin(Edit->getReg());
|
2010-07-02 19:54:40 +00:00
|
|
|
MachineInstr *MI = RI.skipInstruction();) {
|
|
|
|
if (!MI->isDebugValue())
|
2010-07-02 17:44:57 +00:00
|
|
|
continue;
|
2010-10-14 23:49:52 +00:00
|
|
|
// Try to preserve the debug value if parent is live immediately after it.
|
2010-07-02 19:54:40 +00:00
|
|
|
MachineBasicBlock::iterator NextMI = MI;
|
|
|
|
++NextMI;
|
2011-03-14 19:56:43 +00:00
|
|
|
if (NextMI != MI->getParent()->end() && !LIS.isNotInMIMap(NextMI)) {
|
|
|
|
SlotIndex Idx = LIS.getInstructionIndex(NextMI);
|
|
|
|
VNInfo *VNI = Edit->getParent().getVNInfoAt(Idx);
|
|
|
|
if (VNI && (VNI->hasPHIKill() || UsedValues.count(VNI)))
|
2010-07-02 19:54:40 +00:00
|
|
|
continue;
|
|
|
|
}
|
|
|
|
DEBUG(dbgs() << "Removing debug info due to remat:" << "\t" << *MI);
|
|
|
|
MI->eraseFromParent();
|
2010-07-02 17:44:57 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2011-03-14 19:56:43 +00:00
|
|
|
/// If MI is a load or store of StackSlot, it can be removed.
|
2011-03-12 04:17:20 +00:00
|
|
|
bool InlineSpiller::coalesceStackAccess(MachineInstr *MI, unsigned Reg) {
|
2010-08-04 22:35:11 +00:00
|
|
|
int FI = 0;
|
2011-03-12 04:17:20 +00:00
|
|
|
unsigned InstrReg;
|
2011-03-14 19:56:43 +00:00
|
|
|
if (!(InstrReg = TII.isLoadFromStackSlot(MI, FI)) &&
|
|
|
|
!(InstrReg = TII.isStoreToStackSlot(MI, FI)))
|
2010-08-04 22:35:11 +00:00
|
|
|
return false;
|
|
|
|
|
|
|
|
// We have a stack access. Is it the right register and slot?
|
2011-03-14 19:56:43 +00:00
|
|
|
if (InstrReg != Reg || FI != StackSlot)
|
2010-08-04 22:35:11 +00:00
|
|
|
return false;
|
|
|
|
|
|
|
|
DEBUG(dbgs() << "Coalescing stack access: " << *MI);
|
2011-03-14 19:56:43 +00:00
|
|
|
LIS.RemoveMachineInstrFromMaps(MI);
|
2010-08-04 22:35:11 +00:00
|
|
|
MI->eraseFromParent();
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
2010-07-01 00:13:04 +00:00
|
|
|
/// foldMemoryOperand - Try folding stack slot references in Ops into MI.
|
2010-12-18 03:04:14 +00:00
|
|
|
/// @param MI Instruction using or defining the current register.
|
2010-12-18 03:28:32 +00:00
|
|
|
/// @param Ops Operand indices from readsWritesVirtualRegister().
|
2010-12-18 03:04:14 +00:00
|
|
|
/// @param LoadMI Load instruction to use instead of stack slot when non-null.
|
|
|
|
/// @return True on success, and MI will be erased.
|
2010-07-01 00:13:04 +00:00
|
|
|
bool InlineSpiller::foldMemoryOperand(MachineBasicBlock::iterator MI,
|
2010-12-18 03:04:14 +00:00
|
|
|
const SmallVectorImpl<unsigned> &Ops,
|
|
|
|
MachineInstr *LoadMI) {
|
2010-07-01 00:13:04 +00:00
|
|
|
// TargetInstrInfo::foldMemoryOperand only expects explicit, non-tied
|
|
|
|
// operands.
|
|
|
|
SmallVector<unsigned, 8> FoldOps;
|
|
|
|
for (unsigned i = 0, e = Ops.size(); i != e; ++i) {
|
|
|
|
unsigned Idx = Ops[i];
|
|
|
|
MachineOperand &MO = MI->getOperand(Idx);
|
|
|
|
if (MO.isImplicit())
|
|
|
|
continue;
|
|
|
|
// FIXME: Teach targets to deal with subregs.
|
|
|
|
if (MO.getSubReg())
|
|
|
|
return false;
|
2011-02-08 19:33:55 +00:00
|
|
|
// We cannot fold a load instruction into a def.
|
|
|
|
if (LoadMI && MO.isDef())
|
|
|
|
return false;
|
2010-07-01 00:13:04 +00:00
|
|
|
// Tied use operands should not be passed to foldMemoryOperand.
|
|
|
|
if (!MI->isRegTiedToDefOperand(Idx))
|
|
|
|
FoldOps.push_back(Idx);
|
|
|
|
}
|
|
|
|
|
2010-12-18 03:04:14 +00:00
|
|
|
MachineInstr *FoldMI =
|
2011-03-14 19:56:43 +00:00
|
|
|
LoadMI ? TII.foldMemoryOperand(MI, FoldOps, LoadMI)
|
|
|
|
: TII.foldMemoryOperand(MI, FoldOps, StackSlot);
|
2010-07-01 00:13:04 +00:00
|
|
|
if (!FoldMI)
|
|
|
|
return false;
|
2011-03-14 19:56:43 +00:00
|
|
|
LIS.ReplaceMachineInstrInMaps(MI, FoldMI);
|
2010-12-18 03:04:14 +00:00
|
|
|
if (!LoadMI)
|
2011-03-14 19:56:43 +00:00
|
|
|
VRM.addSpillSlotUse(StackSlot, FoldMI);
|
2010-07-09 17:29:08 +00:00
|
|
|
MI->eraseFromParent();
|
2010-07-01 00:13:04 +00:00
|
|
|
DEBUG(dbgs() << "\tfolded: " << *FoldMI);
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
2010-06-30 23:03:52 +00:00
|
|
|
/// insertReload - Insert a reload of NewLI.reg before MI.
|
|
|
|
void InlineSpiller::insertReload(LiveInterval &NewLI,
|
|
|
|
MachineBasicBlock::iterator MI) {
|
|
|
|
MachineBasicBlock &MBB = *MI->getParent();
|
2011-03-14 19:56:43 +00:00
|
|
|
SlotIndex Idx = LIS.getInstructionIndex(MI).getDefIndex();
|
|
|
|
TII.loadRegFromStackSlot(MBB, MI, NewLI.reg, StackSlot, RC, &TRI);
|
2010-06-30 23:03:52 +00:00
|
|
|
--MI; // Point to load instruction.
|
2011-03-14 19:56:43 +00:00
|
|
|
SlotIndex LoadIdx = LIS.InsertMachineInstrInMaps(MI).getDefIndex();
|
|
|
|
VRM.addSpillSlotUse(StackSlot, MI);
|
2010-06-30 23:03:52 +00:00
|
|
|
DEBUG(dbgs() << "\treload: " << LoadIdx << '\t' << *MI);
|
2010-09-25 12:04:16 +00:00
|
|
|
VNInfo *LoadVNI = NewLI.getNextValue(LoadIdx, 0,
|
2011-03-14 19:56:43 +00:00
|
|
|
LIS.getVNInfoAllocator());
|
2010-06-30 23:03:52 +00:00
|
|
|
NewLI.addRange(LiveRange(LoadIdx, Idx, LoadVNI));
|
|
|
|
}
|
|
|
|
|
|
|
|
/// insertSpill - Insert a spill of NewLI.reg after MI.
|
2011-03-12 04:17:20 +00:00
|
|
|
void InlineSpiller::insertSpill(LiveInterval &NewLI, const LiveInterval &OldLI,
|
2010-06-30 23:03:52 +00:00
|
|
|
MachineBasicBlock::iterator MI) {
|
|
|
|
MachineBasicBlock &MBB = *MI->getParent();
|
2010-11-15 20:55:49 +00:00
|
|
|
|
|
|
|
// Get the defined value. It could be an early clobber so keep the def index.
|
2011-03-14 19:56:43 +00:00
|
|
|
SlotIndex Idx = LIS.getInstructionIndex(MI).getDefIndex();
|
2011-03-12 04:17:20 +00:00
|
|
|
VNInfo *VNI = OldLI.getVNInfoAt(Idx);
|
2010-11-15 20:55:49 +00:00
|
|
|
assert(VNI && VNI->def.getDefIndex() == Idx && "Inconsistent VNInfo");
|
|
|
|
Idx = VNI->def;
|
|
|
|
|
2011-03-14 19:56:43 +00:00
|
|
|
TII.storeRegToStackSlot(MBB, ++MI, NewLI.reg, true, StackSlot, RC, &TRI);
|
2010-06-30 23:03:52 +00:00
|
|
|
--MI; // Point to store instruction.
|
2011-03-14 19:56:43 +00:00
|
|
|
SlotIndex StoreIdx = LIS.InsertMachineInstrInMaps(MI).getDefIndex();
|
|
|
|
VRM.addSpillSlotUse(StackSlot, MI);
|
2010-06-30 23:03:52 +00:00
|
|
|
DEBUG(dbgs() << "\tspilled: " << StoreIdx << '\t' << *MI);
|
2011-03-14 19:56:43 +00:00
|
|
|
VNInfo *StoreVNI = NewLI.getNextValue(Idx, 0, LIS.getVNInfoAllocator());
|
2010-06-30 23:03:52 +00:00
|
|
|
NewLI.addRange(LiveRange(Idx, StoreIdx, StoreVNI));
|
|
|
|
}
|
|
|
|
|
2011-03-12 04:17:20 +00:00
|
|
|
/// spillAroundUses - insert spill code around each use of Reg.
|
|
|
|
void InlineSpiller::spillAroundUses(unsigned Reg) {
|
2011-03-14 19:56:43 +00:00
|
|
|
LiveInterval &OldLI = LIS.getInterval(Reg);
|
2010-07-02 17:44:57 +00:00
|
|
|
|
2011-03-12 04:17:20 +00:00
|
|
|
// Iterate over instructions using Reg.
|
2011-03-14 19:56:43 +00:00
|
|
|
for (MachineRegisterInfo::reg_iterator RI = MRI.reg_begin(Reg);
|
2010-06-29 23:58:39 +00:00
|
|
|
MachineInstr *MI = RI.skipInstruction();) {
|
|
|
|
|
2010-07-02 19:54:40 +00:00
|
|
|
// Debug values are not allowed to affect codegen.
|
|
|
|
if (MI->isDebugValue()) {
|
|
|
|
// Modify DBG_VALUE now that the value is in a spill slot.
|
|
|
|
uint64_t Offset = MI->getOperand(1).getImm();
|
|
|
|
const MDNode *MDPtr = MI->getOperand(2).getMetadata();
|
|
|
|
DebugLoc DL = MI->getDebugLoc();
|
2011-03-14 19:56:43 +00:00
|
|
|
if (MachineInstr *NewDV = TII.emitFrameIndexDebugValue(MF, StackSlot,
|
2010-07-02 19:54:40 +00:00
|
|
|
Offset, MDPtr, DL)) {
|
|
|
|
DEBUG(dbgs() << "Modifying debug info due to spill:" << "\t" << *MI);
|
|
|
|
MachineBasicBlock *MBB = MI->getParent();
|
|
|
|
MBB->insert(MBB->erase(MI), NewDV);
|
|
|
|
} else {
|
|
|
|
DEBUG(dbgs() << "Removing debug info due to spill:" << "\t" << *MI);
|
|
|
|
MI->eraseFromParent();
|
|
|
|
}
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
2011-03-12 04:17:20 +00:00
|
|
|
// Ignore copies to/from snippets. We'll delete them.
|
|
|
|
if (SnippetCopies.count(MI))
|
|
|
|
continue;
|
|
|
|
|
2010-08-04 22:35:11 +00:00
|
|
|
// Stack slot accesses may coalesce away.
|
2011-03-12 04:17:20 +00:00
|
|
|
if (coalesceStackAccess(MI, Reg))
|
2010-08-04 22:35:11 +00:00
|
|
|
continue;
|
|
|
|
|
2010-06-29 23:58:39 +00:00
|
|
|
// Analyze instruction.
|
|
|
|
bool Reads, Writes;
|
|
|
|
SmallVector<unsigned, 8> Ops;
|
2011-03-12 04:17:20 +00:00
|
|
|
tie(Reads, Writes) = MI->readsWritesVirtualRegister(Reg, &Ops);
|
2010-06-29 23:58:39 +00:00
|
|
|
|
2010-07-02 17:44:57 +00:00
|
|
|
// Attempt to fold memory ops.
|
|
|
|
if (foldMemoryOperand(MI, Ops))
|
|
|
|
continue;
|
|
|
|
|
2010-06-29 23:58:39 +00:00
|
|
|
// Allocate interval around instruction.
|
|
|
|
// FIXME: Infer regclass from instruction alone.
|
2011-03-14 19:56:43 +00:00
|
|
|
LiveInterval &NewLI = Edit->create(MRI, LIS, VRM);
|
2010-06-29 23:58:39 +00:00
|
|
|
NewLI.markNotSpillable();
|
|
|
|
|
2010-07-02 17:44:57 +00:00
|
|
|
if (Reads)
|
2010-06-30 23:03:52 +00:00
|
|
|
insertReload(NewLI, MI);
|
2010-06-29 23:58:39 +00:00
|
|
|
|
|
|
|
// Rewrite instruction operands.
|
|
|
|
bool hasLiveDef = false;
|
|
|
|
for (unsigned i = 0, e = Ops.size(); i != e; ++i) {
|
|
|
|
MachineOperand &MO = MI->getOperand(Ops[i]);
|
2010-10-14 23:49:52 +00:00
|
|
|
MO.setReg(NewLI.reg);
|
2010-06-29 23:58:39 +00:00
|
|
|
if (MO.isUse()) {
|
|
|
|
if (!MI->isRegTiedToDefOperand(Ops[i]))
|
|
|
|
MO.setIsKill();
|
|
|
|
} else {
|
|
|
|
if (!MO.isDead())
|
|
|
|
hasLiveDef = true;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
// FIXME: Use a second vreg if instruction has no tied ops.
|
2010-06-30 23:03:52 +00:00
|
|
|
if (Writes && hasLiveDef)
|
2011-03-12 04:17:20 +00:00
|
|
|
insertSpill(NewLI, OldLI, MI);
|
2010-06-29 23:58:39 +00:00
|
|
|
|
|
|
|
DEBUG(dbgs() << "\tinterval: " << NewLI << '\n');
|
|
|
|
}
|
|
|
|
}
|
2011-03-12 04:17:20 +00:00
|
|
|
|
|
|
|
void InlineSpiller::spill(LiveRangeEdit &edit) {
|
2011-03-14 19:56:43 +00:00
|
|
|
Edit = &edit;
|
2011-03-12 04:17:20 +00:00
|
|
|
assert(!TargetRegisterInfo::isStackSlot(edit.getReg())
|
|
|
|
&& "Trying to spill a stack slot.");
|
|
|
|
DEBUG(dbgs() << "Inline spilling "
|
2011-03-14 19:56:43 +00:00
|
|
|
<< MRI.getRegClass(edit.getReg())->getName()
|
2011-03-12 04:17:20 +00:00
|
|
|
<< ':' << edit.getParent() << "\nFrom original "
|
2011-03-14 19:56:43 +00:00
|
|
|
<< PrintReg(VRM.getOriginal(edit.getReg())) << '\n');
|
2011-03-12 04:17:20 +00:00
|
|
|
assert(edit.getParent().isSpillable() &&
|
|
|
|
"Attempting to spill already spilled value.");
|
|
|
|
|
|
|
|
// Share a stack slot among all descendants of Orig.
|
2011-03-14 19:56:43 +00:00
|
|
|
unsigned Orig = VRM.getOriginal(edit.getReg());
|
|
|
|
StackSlot = VRM.getStackSlot(Orig);
|
2011-03-12 04:17:20 +00:00
|
|
|
|
|
|
|
collectRegsToSpill();
|
|
|
|
|
|
|
|
reMaterializeAll();
|
|
|
|
|
|
|
|
// Remat may handle everything.
|
2011-03-14 19:56:43 +00:00
|
|
|
if (Edit->getParent().empty())
|
2011-03-12 04:17:20 +00:00
|
|
|
return;
|
|
|
|
|
2011-03-14 19:56:43 +00:00
|
|
|
RC = MRI.getRegClass(edit.getReg());
|
2011-03-12 04:17:20 +00:00
|
|
|
|
2011-03-14 19:56:43 +00:00
|
|
|
if (StackSlot == VirtRegMap::NO_STACK_SLOT)
|
|
|
|
StackSlot = VRM.assignVirt2StackSlot(Orig);
|
2011-03-12 04:17:20 +00:00
|
|
|
|
|
|
|
if (Orig != edit.getReg())
|
2011-03-14 19:56:43 +00:00
|
|
|
VRM.assignVirt2StackSlot(edit.getReg(), StackSlot);
|
2011-03-12 04:17:20 +00:00
|
|
|
|
|
|
|
// Update LiveStacks now that we are committed to spilling.
|
2011-03-14 19:56:43 +00:00
|
|
|
LiveInterval &stacklvr = LSS.getOrCreateInterval(StackSlot, RC);
|
2011-03-12 04:17:20 +00:00
|
|
|
if (!stacklvr.hasAtLeastOneValue())
|
2011-03-14 19:56:43 +00:00
|
|
|
stacklvr.getNextValue(SlotIndex(), 0, LSS.getVNInfoAllocator());
|
2011-03-12 04:25:36 +00:00
|
|
|
for (unsigned i = 0, e = RegsToSpill.size(); i != e; ++i)
|
2011-03-14 19:56:43 +00:00
|
|
|
stacklvr.MergeRangesInAsValue(LIS.getInterval(RegsToSpill[i]),
|
2011-03-12 04:25:36 +00:00
|
|
|
stacklvr.getValNumInfo(0));
|
2011-03-12 04:17:20 +00:00
|
|
|
|
|
|
|
// Spill around uses of all RegsToSpill.
|
|
|
|
for (unsigned i = 0, e = RegsToSpill.size(); i != e; ++i)
|
|
|
|
spillAroundUses(RegsToSpill[i]);
|
|
|
|
|
|
|
|
// Finally delete the SnippetCopies.
|
2011-03-14 19:56:43 +00:00
|
|
|
for (MachineRegisterInfo::reg_iterator RI = MRI.reg_begin(edit.getReg());
|
2011-03-12 04:17:20 +00:00
|
|
|
MachineInstr *MI = RI.skipInstruction();) {
|
|
|
|
assert(SnippetCopies.count(MI) && "Remaining use wasn't a snippet copy");
|
|
|
|
// FIXME: Do this with a LiveRangeEdit callback.
|
2011-03-14 19:56:43 +00:00
|
|
|
VRM.RemoveMachineInstrFromMaps(MI);
|
|
|
|
LIS.RemoveMachineInstrFromMaps(MI);
|
2011-03-12 04:17:20 +00:00
|
|
|
MI->eraseFromParent();
|
|
|
|
}
|
|
|
|
|
2011-03-13 01:23:11 +00:00
|
|
|
for (unsigned i = 0, e = RegsToSpill.size(); i != e; ++i)
|
2011-03-14 19:56:43 +00:00
|
|
|
edit.eraseVirtReg(RegsToSpill[i], LIS);
|
2011-03-12 04:17:20 +00:00
|
|
|
}
|