2009-05-03 12:57:15 +00:00
|
|
|
//===- MSP430InstrInfo.td - MSP430 Instruction defs -----------*- tblgen-*-===//
|
|
|
|
//
|
|
|
|
// The LLVM Compiler Infrastructure
|
|
|
|
//
|
|
|
|
// This file is distributed under the University of Illinois Open Source
|
|
|
|
// License. See LICENSE.TXT for details.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
//
|
|
|
|
// This file describes the MSP430 instructions in TableGen format.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
include "MSP430InstrFormats.td"
|
|
|
|
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// Type Constraints.
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
class SDTCisI8<int OpNum> : SDTCisVT<OpNum, i8>;
|
|
|
|
class SDTCisI16<int OpNum> : SDTCisVT<OpNum, i16>;
|
|
|
|
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// Type Profiles.
|
|
|
|
//===----------------------------------------------------------------------===//
|
2009-05-03 13:07:31 +00:00
|
|
|
def SDT_MSP430Call : SDTypeProfile<0, -1, [SDTCisVT<0, iPTR>]>;
|
2009-05-03 12:57:15 +00:00
|
|
|
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// MSP430 Specific Node Definitions.
|
|
|
|
//===----------------------------------------------------------------------===//
|
2009-05-03 13:03:33 +00:00
|
|
|
def MSP430retflag : SDNode<"MSP430ISD::RET_FLAG", SDTNone,
|
2009-05-03 12:59:50 +00:00
|
|
|
[SDNPHasChain, SDNPOptInFlag]>;
|
2009-05-03 12:57:15 +00:00
|
|
|
|
2009-05-03 13:03:33 +00:00
|
|
|
def MSP430rra : SDNode<"MSP430ISD::RRA", SDTIntUnaryOp, []>;
|
|
|
|
|
2009-05-03 13:07:31 +00:00
|
|
|
def MSP430call : SDNode<"MSP430ISD::CALL", SDT_MSP430Call,
|
|
|
|
[SDNPHasChain, SDNPOutFlag, SDNPOptInFlag]>;
|
|
|
|
|
2009-05-03 12:57:15 +00:00
|
|
|
//===----------------------------------------------------------------------===//
|
2009-05-03 13:06:03 +00:00
|
|
|
// MSP430 Operand Definitions.
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
2009-05-03 13:06:26 +00:00
|
|
|
// Address operands
|
2009-05-03 13:06:03 +00:00
|
|
|
def memsrc : Operand<i16> {
|
|
|
|
let PrintMethod = "printSrcMemOperand";
|
|
|
|
let MIOperandInfo = (ops i16imm, GR16);
|
|
|
|
}
|
|
|
|
|
2009-05-03 13:06:26 +00:00
|
|
|
def memdst : Operand<i16> {
|
|
|
|
let PrintMethod = "printSrcMemOperand";
|
|
|
|
let MIOperandInfo = (ops i16imm, GR16);
|
|
|
|
}
|
|
|
|
|
2009-05-03 13:06:03 +00:00
|
|
|
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// MSP430 Complex Pattern Definitions.
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
def addr : ComplexPattern<iPTR, 2, "SelectAddr", [], []>;
|
|
|
|
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// Pattern Fragments
|
|
|
|
def zextloadi16i8 : PatFrag<(ops node:$ptr), (i16 (zextloadi8 node:$ptr))>;
|
|
|
|
def extloadi16i8 : PatFrag<(ops node:$ptr), (i16 ( extloadi8 node:$ptr))>;
|
|
|
|
|
2009-05-03 12:57:15 +00:00
|
|
|
//===----------------------------------------------------------------------===//
|
2009-05-03 13:06:03 +00:00
|
|
|
// Pseudo Instructions
|
2009-05-03 12:57:15 +00:00
|
|
|
|
2009-05-03 13:04:23 +00:00
|
|
|
let neverHasSideEffects = 1 in
|
2009-05-03 12:57:15 +00:00
|
|
|
def NOP : Pseudo<(outs), (ins), "nop", []>;
|
2009-05-03 12:59:50 +00:00
|
|
|
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// Real Instructions
|
|
|
|
|
|
|
|
// FIXME: Provide proper encoding!
|
|
|
|
let isReturn = 1, isTerminator = 1 in {
|
2009-05-03 13:03:33 +00:00
|
|
|
def RETI : Pseudo<(outs), (ins), "ret", [(MSP430retflag)]>;
|
2009-05-03 13:02:04 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// Move Instructions
|
|
|
|
|
|
|
|
// FIXME: Provide proper encoding!
|
|
|
|
let neverHasSideEffects = 1 in {
|
2009-05-03 13:05:42 +00:00
|
|
|
def MOV8rr : Pseudo<(outs GR8:$dst), (ins GR8:$src),
|
|
|
|
"mov.b\t{$src, $dst|$dst, $src}",
|
|
|
|
[]>;
|
2009-05-03 13:06:03 +00:00
|
|
|
def MOV16rr : Pseudo<(outs GR16:$dst), (ins GR16:$src),
|
|
|
|
"mov.w\t{$src, $dst|$dst, $src}",
|
|
|
|
[]>;
|
2009-05-03 13:02:04 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
// FIXME: Provide proper encoding!
|
|
|
|
let isReMaterializable = 1, isAsCheapAsAMove = 1 in {
|
2009-05-03 13:05:42 +00:00
|
|
|
def MOV8ri : Pseudo<(outs GR8:$dst), (ins i8imm:$src),
|
|
|
|
"mov.b\t{$src, $dst|$dst, $src}",
|
|
|
|
[(set GR8:$dst, imm:$src)]>;
|
2009-05-03 13:06:03 +00:00
|
|
|
def MOV16ri : Pseudo<(outs GR16:$dst), (ins i16imm:$src),
|
|
|
|
"mov.w\t{$src, $dst|$dst, $src}",
|
|
|
|
[(set GR16:$dst, imm:$src)]>;
|
|
|
|
}
|
2009-05-03 13:05:42 +00:00
|
|
|
|
2009-05-03 13:06:03 +00:00
|
|
|
let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in {
|
|
|
|
def MOV8rm : Pseudo<(outs GR8:$dst), (ins memsrc:$src),
|
|
|
|
"mov.b\t{$src, $dst|$dst, $src}",
|
|
|
|
[(set GR8:$dst, (load addr:$src))]>;
|
|
|
|
def MOV16rm : Pseudo<(outs GR16:$dst), (ins memsrc:$src),
|
|
|
|
"mov.w\t{$src, $dst|$dst, $src}",
|
|
|
|
[(set GR16:$dst, (load addr:$src))]>;
|
2009-05-03 12:59:50 +00:00
|
|
|
}
|
2009-05-03 13:02:39 +00:00
|
|
|
|
2009-05-03 13:06:03 +00:00
|
|
|
def MOVZX16rr8 : Pseudo<(outs GR16:$dst), (ins GR8:$src),
|
|
|
|
"mov.b\t{$src, $dst|$dst, $src}",
|
|
|
|
[(set GR16:$dst, (zext GR8:$src))]>;
|
|
|
|
def MOVZX16rm8 : Pseudo<(outs GR16:$dst), (ins memsrc:$src),
|
|
|
|
"mov.b\t{$src, $dst|$dst, $src}",
|
|
|
|
[(set GR16:$dst, (zextloadi16i8 addr:$src))]>;
|
|
|
|
|
2009-05-03 13:06:26 +00:00
|
|
|
def MOV8mi : Pseudo<(outs), (ins memdst:$dst, i8imm:$src),
|
|
|
|
"mov.b\t{$src, $dst|$dst, $src}",
|
|
|
|
[(store (i8 imm:$src), addr:$dst)]>;
|
|
|
|
def MOV16mi : Pseudo<(outs), (ins memdst:$dst, i16imm:$src),
|
|
|
|
"mov.w\t{$src, $dst|$dst, $src}",
|
|
|
|
[(store (i16 imm:$src), addr:$dst)]>;
|
|
|
|
|
|
|
|
def MOV8mr : Pseudo<(outs), (ins memdst:$dst, GR8:$src),
|
|
|
|
"mov.b\t{$src, $dst|$dst, $src}",
|
|
|
|
[(store GR8:$src, addr:$dst)]>;
|
|
|
|
def MOV16mr : Pseudo<(outs), (ins memdst:$dst, GR16:$src),
|
|
|
|
"mov.w\t{$src, $dst|$dst, $src}",
|
|
|
|
[(store GR16:$src, addr:$dst)]>;
|
|
|
|
|
2009-05-03 13:02:39 +00:00
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// Arithmetic Instructions
|
|
|
|
|
2009-05-03 13:04:06 +00:00
|
|
|
let isTwoAddress = 1 in {
|
|
|
|
|
2009-05-03 13:05:22 +00:00
|
|
|
let Defs = [SRW] in {
|
2009-05-03 13:02:39 +00:00
|
|
|
|
2009-05-03 13:04:06 +00:00
|
|
|
let isCommutable = 1 in { // X = ADD Y, Z == X = ADD Z, Y
|
2009-05-03 13:02:39 +00:00
|
|
|
// FIXME: Provide proper encoding!
|
2009-05-03 13:06:46 +00:00
|
|
|
def ADD8rr : Pseudo<(outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
|
|
|
|
"add.b\t{$src2, $dst|$dst, $src2}",
|
|
|
|
[(set GR8:$dst, (add GR8:$src1, GR8:$src2)),
|
|
|
|
(implicit SRW)]>;
|
2009-05-03 13:02:39 +00:00
|
|
|
def ADD16rr : Pseudo<(outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
|
|
|
|
"add.w\t{$src2, $dst|$dst, $src2}",
|
|
|
|
[(set GR16:$dst, (add GR16:$src1, GR16:$src2)),
|
2009-05-03 13:05:22 +00:00
|
|
|
(implicit SRW)]>;
|
2009-05-03 13:06:46 +00:00
|
|
|
}
|
2009-05-03 13:05:42 +00:00
|
|
|
|
2009-05-03 13:06:46 +00:00
|
|
|
def ADD8rm : Pseudo<(outs GR8:$dst), (ins GR8:$src1, memsrc:$src2),
|
2009-05-03 13:05:42 +00:00
|
|
|
"add.b\t{$src2, $dst|$dst, $src2}",
|
2009-05-03 13:06:46 +00:00
|
|
|
[(set GR8:$dst, (add GR8:$src1, (load addr:$src2))),
|
2009-05-03 13:05:42 +00:00
|
|
|
(implicit SRW)]>;
|
2009-05-03 13:06:46 +00:00
|
|
|
def ADD16rm : Pseudo<(outs GR16:$dst), (ins GR16:$src1, memsrc:$src2),
|
2009-05-03 13:04:41 +00:00
|
|
|
"add.w\t{$src2, $dst|$dst, $src2}",
|
2009-05-03 13:06:46 +00:00
|
|
|
[(set GR16:$dst, (add GR16:$src1, (load addr:$src2))),
|
2009-05-03 13:05:22 +00:00
|
|
|
(implicit SRW)]>;
|
2009-05-03 13:06:46 +00:00
|
|
|
|
2009-05-03 13:05:42 +00:00
|
|
|
def ADD8ri : Pseudo<(outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
|
|
|
|
"add.b\t{$src2, $dst|$dst, $src2}",
|
|
|
|
[(set GR8:$dst, (add GR8:$src1, imm:$src2)),
|
|
|
|
(implicit SRW)]>;
|
2009-05-03 13:06:46 +00:00
|
|
|
def ADD16ri : Pseudo<(outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
|
|
|
|
"add.w\t{$src2, $dst|$dst, $src2}",
|
|
|
|
[(set GR16:$dst, (add GR16:$src1, imm:$src2)),
|
|
|
|
(implicit SRW)]>;
|
2009-05-03 13:04:06 +00:00
|
|
|
|
2009-05-03 13:07:10 +00:00
|
|
|
let isTwoAddress = 0 in {
|
|
|
|
def ADD8mr : Pseudo<(outs), (ins memdst:$dst, GR8:$src),
|
|
|
|
"add.b\t{$src, $dst|$dst, $src}",
|
|
|
|
[(store (add (load addr:$dst), GR8:$src), addr:$dst),
|
|
|
|
(implicit SRW)]>;
|
|
|
|
def ADD16mr : Pseudo<(outs), (ins memdst:$dst, GR16:$src),
|
|
|
|
"add.w\t{$src, $dst|$dst, $src}",
|
|
|
|
[(store (add (load addr:$dst), GR16:$src), addr:$dst),
|
|
|
|
(implicit SRW)]>;
|
|
|
|
|
|
|
|
def ADD8mi : Pseudo<(outs), (ins memdst:$dst, i8imm:$src),
|
|
|
|
"add.b\t{$src, $dst|$dst, $src}",
|
|
|
|
[(store (add (load addr:$dst), (i8 imm:$src)), addr:$dst),
|
|
|
|
(implicit SRW)]>;
|
|
|
|
def ADD16mi : Pseudo<(outs), (ins memdst:$dst, i16imm:$src),
|
|
|
|
"add.w\t{$src, $dst|$dst, $src}",
|
|
|
|
[(store (add (load addr:$dst), (i16 imm:$src)), addr:$dst),
|
|
|
|
(implicit SRW)]>;
|
|
|
|
|
|
|
|
def ADD8mm : Pseudo<(outs), (ins memdst:$dst, memsrc:$src),
|
|
|
|
"add.b\t{$src, $dst|$dst, $src}",
|
|
|
|
[(store (add (load addr:$dst), (i8 (load addr:$src))), addr:$dst),
|
|
|
|
(implicit SRW)]>;
|
|
|
|
def ADD16mm : Pseudo<(outs), (ins memdst:$dst, memsrc:$src),
|
|
|
|
"add.w\t{$src, $dst|$dst, $src}",
|
|
|
|
[(store (add (load addr:$dst), (i16 (load addr:$src))), addr:$dst),
|
|
|
|
(implicit SRW)]>;
|
|
|
|
}
|
|
|
|
|
2009-05-03 13:05:22 +00:00
|
|
|
let Uses = [SRW] in {
|
2009-05-03 13:04:41 +00:00
|
|
|
|
|
|
|
let isCommutable = 1 in { // X = ADDC Y, Z == X = ADDC Z, Y
|
2009-05-03 13:05:42 +00:00
|
|
|
def ADC8rr : Pseudo<(outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
|
|
|
|
"addc.b\t{$src2, $dst|$dst, $src2}",
|
|
|
|
[(set GR8:$dst, (adde GR8:$src1, GR8:$src2)),
|
|
|
|
(implicit SRW)]>;
|
2009-05-03 13:06:46 +00:00
|
|
|
def ADC16rr : Pseudo<(outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
|
|
|
|
"addc.w\t{$src2, $dst|$dst, $src2}",
|
|
|
|
[(set GR16:$dst, (adde GR16:$src1, GR16:$src2)),
|
|
|
|
(implicit SRW)]>;
|
2009-05-03 13:04:41 +00:00
|
|
|
} // isCommutable
|
|
|
|
|
2009-05-03 13:06:46 +00:00
|
|
|
def ADC8ri : Pseudo<(outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
|
|
|
|
"addc.b\t{$src2, $dst|$dst, $src2}",
|
|
|
|
[(set GR8:$dst, (adde GR8:$src1, imm:$src2)),
|
|
|
|
(implicit SRW)]>;
|
2009-05-03 13:04:41 +00:00
|
|
|
def ADC16ri : Pseudo<(outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
|
|
|
|
"addc.w\t{$src2, $dst|$dst, $src2}",
|
|
|
|
[(set GR16:$dst, (adde GR16:$src1, imm:$src2)),
|
2009-05-03 13:05:22 +00:00
|
|
|
(implicit SRW)]>;
|
2009-05-03 13:06:46 +00:00
|
|
|
|
|
|
|
def ADC8rm : Pseudo<(outs GR8:$dst), (ins GR8:$src1, memsrc:$src2),
|
2009-05-03 13:05:42 +00:00
|
|
|
"addc.b\t{$src2, $dst|$dst, $src2}",
|
2009-05-03 13:06:46 +00:00
|
|
|
[(set GR8:$dst, (adde GR8:$src1, (load addr:$src2))),
|
|
|
|
(implicit SRW)]>;
|
|
|
|
def ADC16rm : Pseudo<(outs GR16:$dst), (ins GR16:$src1, memsrc:$src2),
|
|
|
|
"addc.w\t{$src2, $dst|$dst, $src2}",
|
|
|
|
[(set GR16:$dst, (adde GR16:$src1, (load addr:$src2))),
|
2009-05-03 13:05:42 +00:00
|
|
|
(implicit SRW)]>;
|
2009-05-03 13:07:10 +00:00
|
|
|
|
|
|
|
let isTwoAddress = 0 in {
|
|
|
|
def ADC8mr : Pseudo<(outs), (ins memdst:$dst, GR8:$src),
|
|
|
|
"addc.b\t{$src, $dst|$dst, $src}",
|
|
|
|
[(store (adde (load addr:$dst), GR8:$src), addr:$dst),
|
|
|
|
(implicit SRW)]>;
|
|
|
|
def ADC16mr : Pseudo<(outs), (ins memdst:$dst, GR16:$src),
|
|
|
|
"addc.w\t{$src, $dst|$dst, $src}",
|
|
|
|
[(store (adde (load addr:$dst), GR16:$src), addr:$dst),
|
|
|
|
(implicit SRW)]>;
|
|
|
|
|
|
|
|
def ADC8mi : Pseudo<(outs), (ins memdst:$dst, i8imm:$src),
|
|
|
|
"addc.b\t{$src, $dst|$dst, $src}",
|
|
|
|
[(store (adde (load addr:$dst), (i8 imm:$src)), addr:$dst),
|
|
|
|
(implicit SRW)]>;
|
|
|
|
def ADC16mi : Pseudo<(outs), (ins memdst:$dst, i16imm:$src),
|
|
|
|
"addc.w\t{$src, $dst|$dst, $src}",
|
|
|
|
[(store (adde (load addr:$dst), (i16 imm:$src)), addr:$dst),
|
|
|
|
(implicit SRW)]>;
|
|
|
|
|
|
|
|
def ADC8mm : Pseudo<(outs), (ins memdst:$dst, memsrc:$src),
|
|
|
|
"addc.b\t{$src, $dst|$dst, $src}",
|
|
|
|
[(store (adde (load addr:$dst), (i8 (load addr:$src))), addr:$dst),
|
|
|
|
(implicit SRW)]>;
|
|
|
|
def ADC16mm : Pseudo<(outs), (ins memdst:$dst, memsrc:$src),
|
|
|
|
"addc.w\t{$src, $dst|$dst, $src}",
|
|
|
|
[(store (adde (load addr:$dst), (i16 (load addr:$src))), addr:$dst),
|
|
|
|
(implicit SRW)]>;
|
2009-05-03 13:04:06 +00:00
|
|
|
}
|
|
|
|
|
2009-05-03 13:07:10 +00:00
|
|
|
} // Uses = [SRW]
|
|
|
|
|
2009-05-03 13:04:06 +00:00
|
|
|
let isCommutable = 1 in { // X = AND Y, Z == X = AND Z, Y
|
2009-05-03 13:05:42 +00:00
|
|
|
def AND8rr : Pseudo<(outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
|
|
|
|
"and.b\t{$src2, $dst|$dst, $src2}",
|
|
|
|
[(set GR8:$dst, (and GR8:$src1, GR8:$src2)),
|
|
|
|
(implicit SRW)]>;
|
2009-05-03 13:06:46 +00:00
|
|
|
def AND16rr : Pseudo<(outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
|
|
|
|
"and.w\t{$src2, $dst|$dst, $src2}",
|
|
|
|
[(set GR16:$dst, (and GR16:$src1, GR16:$src2)),
|
|
|
|
(implicit SRW)]>;
|
2009-05-03 13:04:06 +00:00
|
|
|
}
|
|
|
|
|
2009-05-03 13:06:46 +00:00
|
|
|
def AND8ri : Pseudo<(outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
|
|
|
|
"and.b\t{$src2, $dst|$dst, $src2}",
|
|
|
|
[(set GR8:$dst, (and GR8:$src1, imm:$src2)),
|
|
|
|
(implicit SRW)]>;
|
2009-05-03 13:04:41 +00:00
|
|
|
def AND16ri : Pseudo<(outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
|
|
|
|
"and.w\t{$src2, $dst|$dst, $src2}",
|
|
|
|
[(set GR16:$dst, (and GR16:$src1, imm:$src2)),
|
2009-05-03 13:05:22 +00:00
|
|
|
(implicit SRW)]>;
|
2009-05-03 13:06:46 +00:00
|
|
|
|
|
|
|
def AND8rm : Pseudo<(outs GR8:$dst), (ins GR8:$src1, memsrc:$src2),
|
2009-05-03 13:05:42 +00:00
|
|
|
"and.b\t{$src2, $dst|$dst, $src2}",
|
2009-05-03 13:06:46 +00:00
|
|
|
[(set GR8:$dst, (and GR8:$src1, (load addr:$src2))),
|
|
|
|
(implicit SRW)]>;
|
|
|
|
def AND16rm : Pseudo<(outs GR16:$dst), (ins GR16:$src1, memsrc:$src2),
|
|
|
|
"and.w\t{$src2, $dst|$dst, $src2}",
|
|
|
|
[(set GR16:$dst, (and GR16:$src1, (load addr:$src2))),
|
2009-05-03 13:05:42 +00:00
|
|
|
(implicit SRW)]>;
|
2009-05-03 13:04:41 +00:00
|
|
|
|
2009-05-03 13:07:10 +00:00
|
|
|
let isTwoAddress = 0 in {
|
|
|
|
def AND8mr : Pseudo<(outs), (ins memdst:$dst, GR8:$src),
|
|
|
|
"and.b\t{$src, $dst|$dst, $src}",
|
|
|
|
[(store (and (load addr:$dst), GR8:$src), addr:$dst),
|
|
|
|
(implicit SRW)]>;
|
|
|
|
def AND16mr : Pseudo<(outs), (ins memdst:$dst, GR16:$src),
|
|
|
|
"and.w\t{$src, $dst|$dst, $src}",
|
|
|
|
[(store (and (load addr:$dst), GR16:$src), addr:$dst),
|
|
|
|
(implicit SRW)]>;
|
|
|
|
|
|
|
|
def AND8mi : Pseudo<(outs), (ins memdst:$dst, i8imm:$src),
|
|
|
|
"and.b\t{$src, $dst|$dst, $src}",
|
|
|
|
[(store (and (load addr:$dst), (i8 imm:$src)), addr:$dst),
|
|
|
|
(implicit SRW)]>;
|
|
|
|
def AND16mi : Pseudo<(outs), (ins memdst:$dst, i16imm:$src),
|
|
|
|
"and.w\t{$src, $dst|$dst, $src}",
|
|
|
|
[(store (and (load addr:$dst), (i16 imm:$src)), addr:$dst),
|
|
|
|
(implicit SRW)]>;
|
|
|
|
|
|
|
|
def AND8mm : Pseudo<(outs), (ins memdst:$dst, memsrc:$src),
|
|
|
|
"and.b\t{$src, $dst|$dst, $src}",
|
|
|
|
[(store (and (load addr:$dst), (i8 (load addr:$src))), addr:$dst),
|
|
|
|
(implicit SRW)]>;
|
|
|
|
def AND16mm : Pseudo<(outs), (ins memdst:$dst, memsrc:$src),
|
|
|
|
"and.w\t{$src, $dst|$dst, $src}",
|
|
|
|
[(store (and (load addr:$dst), (i16 (load addr:$src))), addr:$dst),
|
|
|
|
(implicit SRW)]>;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
2009-05-03 13:04:41 +00:00
|
|
|
let isCommutable = 1 in { // X = XOR Y, Z == X = XOR Z, Y
|
2009-05-03 13:05:42 +00:00
|
|
|
def XOR8rr : Pseudo<(outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
|
|
|
|
"xor.b\t{$src2, $dst|$dst, $src2}",
|
|
|
|
[(set GR8:$dst, (xor GR8:$src1, GR8:$src2)),
|
|
|
|
(implicit SRW)]>;
|
2009-05-03 13:06:46 +00:00
|
|
|
def XOR16rr : Pseudo<(outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
|
|
|
|
"xor.w\t{$src2, $dst|$dst, $src2}",
|
|
|
|
[(set GR16:$dst, (xor GR16:$src1, GR16:$src2)),
|
|
|
|
(implicit SRW)]>;
|
2009-05-03 13:04:06 +00:00
|
|
|
}
|
|
|
|
|
2009-05-03 13:06:46 +00:00
|
|
|
def XOR8ri : Pseudo<(outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
|
|
|
|
"xor.b\t{$src2, $dst|$dst, $src2}",
|
|
|
|
[(set GR8:$dst, (xor GR8:$src1, imm:$src2)),
|
|
|
|
(implicit SRW)]>;
|
2009-05-03 13:04:41 +00:00
|
|
|
def XOR16ri : Pseudo<(outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
|
|
|
|
"xor.w\t{$src2, $dst|$dst, $src2}",
|
|
|
|
[(set GR16:$dst, (xor GR16:$src1, imm:$src2)),
|
2009-05-03 13:05:22 +00:00
|
|
|
(implicit SRW)]>;
|
2009-05-03 13:06:46 +00:00
|
|
|
|
|
|
|
def XOR8rm : Pseudo<(outs GR8:$dst), (ins GR8:$src1, memsrc:$src2),
|
2009-05-03 13:05:42 +00:00
|
|
|
"xor.b\t{$src2, $dst|$dst, $src2}",
|
2009-05-03 13:06:46 +00:00
|
|
|
[(set GR8:$dst, (xor GR8:$src1, (load addr:$src2))),
|
|
|
|
(implicit SRW)]>;
|
|
|
|
def XOR16rm : Pseudo<(outs GR16:$dst), (ins GR16:$src1, memsrc:$src2),
|
|
|
|
"xor.w\t{$src2, $dst|$dst, $src2}",
|
|
|
|
[(set GR16:$dst, (xor GR16:$src1, (load addr:$src2))),
|
2009-05-03 13:05:42 +00:00
|
|
|
(implicit SRW)]>;
|
2009-05-03 13:04:41 +00:00
|
|
|
|
2009-05-03 13:07:10 +00:00
|
|
|
let isTwoAddress = 0 in {
|
|
|
|
def XOR8mr : Pseudo<(outs), (ins memdst:$dst, GR8:$src),
|
|
|
|
"xor.b\t{$src, $dst|$dst, $src}",
|
|
|
|
[(store (xor (load addr:$dst), GR8:$src), addr:$dst),
|
|
|
|
(implicit SRW)]>;
|
|
|
|
def XOR16mr : Pseudo<(outs), (ins memdst:$dst, GR16:$src),
|
|
|
|
"xor.w\t{$src, $dst|$dst, $src}",
|
|
|
|
[(store (xor (load addr:$dst), GR16:$src), addr:$dst),
|
|
|
|
(implicit SRW)]>;
|
|
|
|
|
|
|
|
def XOR8mi : Pseudo<(outs), (ins memdst:$dst, i8imm:$src),
|
|
|
|
"xor.b\t{$src, $dst|$dst, $src}",
|
|
|
|
[(store (xor (load addr:$dst), (i8 imm:$src)), addr:$dst),
|
|
|
|
(implicit SRW)]>;
|
|
|
|
def XOR16mi : Pseudo<(outs), (ins memdst:$dst, i16imm:$src),
|
|
|
|
"xor.w\t{$src, $dst|$dst, $src}",
|
|
|
|
[(store (xor (load addr:$dst), (i16 imm:$src)), addr:$dst),
|
|
|
|
(implicit SRW)]>;
|
|
|
|
|
|
|
|
def XOR8mm : Pseudo<(outs), (ins memdst:$dst, memsrc:$src),
|
|
|
|
"xor.b\t{$src, $dst|$dst, $src}",
|
|
|
|
[(store (xor (load addr:$dst), (i8 (load addr:$src))), addr:$dst),
|
|
|
|
(implicit SRW)]>;
|
|
|
|
def XOR16mm : Pseudo<(outs), (ins memdst:$dst, memsrc:$src),
|
|
|
|
"xor.w\t{$src, $dst|$dst, $src}",
|
|
|
|
[(store (xor (load addr:$dst), (i16 (load addr:$src))), addr:$dst),
|
|
|
|
(implicit SRW)]>;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
2009-05-03 13:06:46 +00:00
|
|
|
def SUB8rr : Pseudo<(outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
|
|
|
|
"sub.b\t{$src2, $dst|$dst, $src2}",
|
|
|
|
[(set GR8:$dst, (sub GR8:$src1, GR8:$src2)),
|
|
|
|
(implicit SRW)]>;
|
2009-05-03 13:04:06 +00:00
|
|
|
def SUB16rr : Pseudo<(outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
|
|
|
|
"sub.w\t{$src2, $dst|$dst, $src2}",
|
|
|
|
[(set GR16:$dst, (sub GR16:$src1, GR16:$src2)),
|
2009-05-03 13:05:22 +00:00
|
|
|
(implicit SRW)]>;
|
2009-05-03 13:06:46 +00:00
|
|
|
|
|
|
|
def SUB8ri : Pseudo<(outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
|
2009-05-03 13:05:42 +00:00
|
|
|
"sub.b\t{$src2, $dst|$dst, $src2}",
|
2009-05-03 13:06:46 +00:00
|
|
|
[(set GR8:$dst, (sub GR8:$src1, imm:$src2)),
|
2009-05-03 13:05:42 +00:00
|
|
|
(implicit SRW)]>;
|
2009-05-03 13:04:41 +00:00
|
|
|
def SUB16ri : Pseudo<(outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
|
|
|
|
"sub.w\t{$src2, $dst|$dst, $src2}",
|
|
|
|
[(set GR16:$dst, (sub GR16:$src1, imm:$src2)),
|
2009-05-03 13:05:22 +00:00
|
|
|
(implicit SRW)]>;
|
2009-05-03 13:06:46 +00:00
|
|
|
|
|
|
|
def SUB8rm : Pseudo<(outs GR8:$dst), (ins GR8:$src1, memsrc:$src2),
|
2009-05-03 13:05:42 +00:00
|
|
|
"sub.b\t{$src2, $dst|$dst, $src2}",
|
2009-05-03 13:06:46 +00:00
|
|
|
[(set GR8:$dst, (sub GR8:$src1, (load addr:$src2))),
|
|
|
|
(implicit SRW)]>;
|
|
|
|
def SUB16rm : Pseudo<(outs GR16:$dst), (ins GR16:$src1, memsrc:$src2),
|
|
|
|
"sub.w\t{$src2, $dst|$dst, $src2}",
|
|
|
|
[(set GR16:$dst, (sub GR16:$src1, (load addr:$src2))),
|
2009-05-03 13:05:42 +00:00
|
|
|
(implicit SRW)]>;
|
2009-05-03 13:04:41 +00:00
|
|
|
|
2009-05-03 13:07:10 +00:00
|
|
|
let isTwoAddress = 0 in {
|
|
|
|
def SUB8mr : Pseudo<(outs), (ins memdst:$dst, GR8:$src),
|
|
|
|
"sub.b\t{$src, $dst|$dst, $src}",
|
|
|
|
[(store (sub (load addr:$dst), GR8:$src), addr:$dst),
|
|
|
|
(implicit SRW)]>;
|
|
|
|
def SUB16mr : Pseudo<(outs), (ins memdst:$dst, GR16:$src),
|
|
|
|
"sub.w\t{$src, $dst|$dst, $src}",
|
|
|
|
[(store (sub (load addr:$dst), GR16:$src), addr:$dst),
|
|
|
|
(implicit SRW)]>;
|
|
|
|
|
|
|
|
def SUB8mi : Pseudo<(outs), (ins memdst:$dst, i8imm:$src),
|
|
|
|
"sub.b\t{$src, $dst|$dst, $src}",
|
|
|
|
[(store (sub (load addr:$dst), (i8 imm:$src)), addr:$dst),
|
|
|
|
(implicit SRW)]>;
|
|
|
|
def SUB16mi : Pseudo<(outs), (ins memdst:$dst, i16imm:$src),
|
|
|
|
"sub.w\t{$src, $dst|$dst, $src}",
|
|
|
|
[(store (sub (load addr:$dst), (i16 imm:$src)), addr:$dst),
|
|
|
|
(implicit SRW)]>;
|
|
|
|
|
|
|
|
def SUB8mm : Pseudo<(outs), (ins memdst:$dst, memsrc:$src),
|
|
|
|
"sub.b\t{$src, $dst|$dst, $src}",
|
|
|
|
[(store (sub (load addr:$dst), (i8 (load addr:$src))), addr:$dst),
|
|
|
|
(implicit SRW)]>;
|
|
|
|
def SUB16mm : Pseudo<(outs), (ins memdst:$dst, memsrc:$src),
|
|
|
|
"sub.w\t{$src, $dst|$dst, $src}",
|
|
|
|
[(store (sub (load addr:$dst), (i16 (load addr:$src))), addr:$dst),
|
|
|
|
(implicit SRW)]>;
|
|
|
|
}
|
|
|
|
|
2009-05-03 13:05:22 +00:00
|
|
|
let Uses = [SRW] in {
|
2009-05-03 13:06:46 +00:00
|
|
|
def SBC8rr : Pseudo<(outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
|
|
|
|
"subc.b\t{$src2, $dst|$dst, $src2}",
|
|
|
|
[(set GR8:$dst, (sube GR8:$src1, GR8:$src2)),
|
|
|
|
(implicit SRW)]>;
|
2009-05-03 13:04:06 +00:00
|
|
|
def SBC16rr : Pseudo<(outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
|
|
|
|
"subc.w\t{$src2, $dst|$dst, $src2}",
|
|
|
|
[(set GR16:$dst, (sube GR16:$src1, GR16:$src2)),
|
2009-05-03 13:05:22 +00:00
|
|
|
(implicit SRW)]>;
|
2009-05-03 13:06:46 +00:00
|
|
|
|
|
|
|
def SBC8ri : Pseudo<(outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
|
2009-05-03 13:05:42 +00:00
|
|
|
"subc.b\t{$src2, $dst|$dst, $src2}",
|
2009-05-03 13:06:46 +00:00
|
|
|
[(set GR8:$dst, (sube GR8:$src1, imm:$src2)),
|
2009-05-03 13:05:42 +00:00
|
|
|
(implicit SRW)]>;
|
2009-05-03 13:04:41 +00:00
|
|
|
def SBC16ri : Pseudo<(outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
|
|
|
|
"subc.w\t{$src2, $dst|$dst, $src2}",
|
|
|
|
[(set GR16:$dst, (sube GR16:$src1, imm:$src2)),
|
2009-05-03 13:05:22 +00:00
|
|
|
(implicit SRW)]>;
|
2009-05-03 13:06:46 +00:00
|
|
|
|
|
|
|
def SBC8rm : Pseudo<(outs GR8:$dst), (ins GR8:$src1, memsrc:$src2),
|
2009-05-03 13:05:42 +00:00
|
|
|
"subc.b\t{$src2, $dst|$dst, $src2}",
|
2009-05-03 13:06:46 +00:00
|
|
|
[(set GR8:$dst, (sube GR8:$src1, (load addr:$src2))),
|
|
|
|
(implicit SRW)]>;
|
|
|
|
def SBC16rm : Pseudo<(outs GR16:$dst), (ins GR16:$src1, memsrc:$src2),
|
|
|
|
"subc.w\t{$src2, $dst|$dst, $src2}",
|
|
|
|
[(set GR16:$dst, (sube GR16:$src1, (load addr:$src2))),
|
2009-05-03 13:05:42 +00:00
|
|
|
(implicit SRW)]>;
|
2009-05-03 13:07:10 +00:00
|
|
|
|
|
|
|
let isTwoAddress = 0 in {
|
|
|
|
def SBC8mr : Pseudo<(outs), (ins memdst:$dst, GR8:$src),
|
|
|
|
"subc.b\t{$src, $dst|$dst, $src}",
|
|
|
|
[(store (sube (load addr:$dst), GR8:$src), addr:$dst),
|
|
|
|
(implicit SRW)]>;
|
|
|
|
def SBC16mr : Pseudo<(outs), (ins memdst:$dst, GR16:$src),
|
|
|
|
"subc.w\t{$src, $dst|$dst, $src}",
|
|
|
|
[(store (sube (load addr:$dst), GR16:$src), addr:$dst),
|
|
|
|
(implicit SRW)]>;
|
|
|
|
|
|
|
|
def SBC8mi : Pseudo<(outs), (ins memdst:$dst, i8imm:$src),
|
|
|
|
"subc.b\t{$src, $dst|$dst, $src}",
|
|
|
|
[(store (sube (load addr:$dst), (i8 imm:$src)), addr:$dst),
|
|
|
|
(implicit SRW)]>;
|
|
|
|
def SBC16mi : Pseudo<(outs), (ins memdst:$dst, i16imm:$src),
|
|
|
|
"subc.w\t{$src, $dst|$dst, $src}",
|
|
|
|
[(store (sube (load addr:$dst), (i16 imm:$src)), addr:$dst),
|
|
|
|
(implicit SRW)]>;
|
|
|
|
|
|
|
|
def SBC8mm : Pseudo<(outs), (ins memdst:$dst, memsrc:$src),
|
|
|
|
"subc.b\t{$src, $dst|$dst, $src}",
|
|
|
|
[(store (sube (load addr:$dst), (i8 (load addr:$src))), addr:$dst),
|
|
|
|
(implicit SRW)]>;
|
|
|
|
def SBC16mm : Pseudo<(outs), (ins memdst:$dst, memsrc:$src),
|
|
|
|
"subc.w\t{$src, $dst|$dst, $src}",
|
|
|
|
[(store (sube (load addr:$dst), (i16 (load addr:$src))), addr:$dst),
|
|
|
|
(implicit SRW)]>;
|
2009-05-03 13:02:39 +00:00
|
|
|
}
|
2009-05-03 13:03:33 +00:00
|
|
|
|
2009-05-03 13:07:10 +00:00
|
|
|
} // Uses = [SRW]
|
|
|
|
|
2009-05-03 13:03:33 +00:00
|
|
|
// FIXME: Provide proper encoding!
|
|
|
|
def SAR16r1 : Pseudo<(outs GR16:$dst), (ins GR16:$src),
|
|
|
|
"rra.w\t$dst",
|
|
|
|
[(set GR16:$dst, (MSP430rra GR16:$src)),
|
2009-05-03 13:05:22 +00:00
|
|
|
(implicit SRW)]>;
|
|
|
|
|
|
|
|
def SEXT16r : Pseudo<(outs GR16:$dst), (ins GR16:$src),
|
|
|
|
"sxt\t$dst",
|
|
|
|
[(set GR16:$dst, (sext_inreg GR16:$src, i8)),
|
|
|
|
(implicit SRW)]>;
|
|
|
|
|
2009-05-03 13:07:10 +00:00
|
|
|
//def SEXT16r : Pseudo<(outs GR16:$dst), (ins GR16:$src),
|
|
|
|
// "sxt\t$dst",
|
|
|
|
// [(set GR16:$dst, (sext_inreg GR16:$src, i8)),
|
|
|
|
// (implicit SRW)]>;
|
|
|
|
|
2009-05-03 13:05:22 +00:00
|
|
|
} // Defs = [SRW]
|
2009-05-03 13:05:00 +00:00
|
|
|
|
|
|
|
let isCommutable = 1 in { // X = OR Y, Z == X = OR Z, Y
|
2009-05-03 13:05:42 +00:00
|
|
|
def OR8rr : Pseudo<(outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
|
|
|
|
"bis.b\t{$src2, $dst|$dst, $src2}",
|
|
|
|
[(set GR8:$dst, (or GR8:$src1, GR8:$src2))]>;
|
2009-05-03 13:06:46 +00:00
|
|
|
def OR16rr : Pseudo<(outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
|
|
|
|
"bis.w\t{$src2, $dst|$dst, $src2}",
|
|
|
|
[(set GR16:$dst, (or GR16:$src1, GR16:$src2))]>;
|
2009-05-03 13:05:00 +00:00
|
|
|
}
|
|
|
|
|
2009-05-03 13:05:42 +00:00
|
|
|
def OR8ri : Pseudo<(outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
|
|
|
|
"bis.b\t{$src2, $dst|$dst, $src2}",
|
|
|
|
[(set GR8:$dst, (or GR8:$src1, imm:$src2))]>;
|
2009-05-03 13:06:46 +00:00
|
|
|
def OR16ri : Pseudo<(outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
|
|
|
|
"bis.w\t{$src2, $dst|$dst, $src2}",
|
|
|
|
[(set GR16:$dst, (or GR16:$src1, imm:$src2))]>;
|
2009-05-03 13:05:00 +00:00
|
|
|
|
2009-05-03 13:06:46 +00:00
|
|
|
def OR8rm : Pseudo<(outs GR8:$dst), (ins GR8:$src1, memsrc:$src2),
|
|
|
|
"bis.b\t{$src2, $dst|$dst, $src2}",
|
|
|
|
[(set GR8:$dst, (or GR8:$src1, (load addr:$src2)))]>;
|
|
|
|
def OR16rm : Pseudo<(outs GR16:$dst), (ins GR16:$src1, memsrc:$src2),
|
|
|
|
"bis.w\t{$src2, $dst|$dst, $src2}",
|
|
|
|
[(set GR16:$dst, (or GR16:$src1, (load addr:$src2)))]>;
|
2009-05-03 13:07:10 +00:00
|
|
|
|
|
|
|
let isTwoAddress = 0 in {
|
|
|
|
def OR8mr : Pseudo<(outs), (ins memdst:$dst, GR8:$src),
|
|
|
|
"bis.b\t{$src, $dst|$dst, $src}",
|
|
|
|
[(store (or (load addr:$dst), GR8:$src), addr:$dst),
|
|
|
|
(implicit SRW)]>;
|
|
|
|
def OR16mr : Pseudo<(outs), (ins memdst:$dst, GR16:$src),
|
|
|
|
"bis.w\t{$src, $dst|$dst, $src}",
|
|
|
|
[(store (or (load addr:$dst), GR16:$src), addr:$dst),
|
|
|
|
(implicit SRW)]>;
|
|
|
|
|
|
|
|
def OR8mi : Pseudo<(outs), (ins memdst:$dst, i8imm:$src),
|
|
|
|
"bis.b\t{$src, $dst|$dst, $src}",
|
|
|
|
[(store (or (load addr:$dst), (i8 imm:$src)), addr:$dst),
|
|
|
|
(implicit SRW)]>;
|
|
|
|
def OR16mi : Pseudo<(outs), (ins memdst:$dst, i16imm:$src),
|
|
|
|
"bis.w\t{$src, $dst|$dst, $src}",
|
|
|
|
[(store (or (load addr:$dst), (i16 imm:$src)), addr:$dst),
|
|
|
|
(implicit SRW)]>;
|
|
|
|
|
|
|
|
def OR8mm : Pseudo<(outs), (ins memdst:$dst, memsrc:$src),
|
|
|
|
"bis.b\t{$src, $dst|$dst, $src}",
|
|
|
|
[(store (or (load addr:$dst), (i8 (load addr:$src))), addr:$dst),
|
|
|
|
(implicit SRW)]>;
|
|
|
|
def OR16mm : Pseudo<(outs), (ins memdst:$dst, memsrc:$src),
|
|
|
|
"bis.w\t{$src, $dst|$dst, $src}",
|
|
|
|
[(store (or (load addr:$dst), (i16 (load addr:$src))), addr:$dst),
|
|
|
|
(implicit SRW)]>;
|
|
|
|
}
|
|
|
|
|
2009-05-03 13:04:06 +00:00
|
|
|
} // isTwoAddress = 1
|
2009-05-03 13:06:03 +00:00
|
|
|
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// Non-Instruction Patterns
|
|
|
|
|
|
|
|
// extload
|
|
|
|
def : Pat<(extloadi16i8 addr:$src), (MOVZX16rm8 addr:$src)>;
|
2009-05-03 13:06:26 +00:00
|
|
|
|
|
|
|
// truncs
|
|
|
|
def : Pat<(i8 (trunc GR16:$src)),
|
|
|
|
(EXTRACT_SUBREG GR16:$src, subreg_8bit)>;
|