mirror of
https://github.com/c64scene-ar/llvm-6502.git
synced 2025-01-22 10:33:23 +00:00
Fix indenting.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@213811 91177308-0d34-0410-b5e6-96231b3b80d8
This commit is contained in:
parent
1d73b6f8a6
commit
0bebd31dce
@ -51,19 +51,20 @@ ResourcePriorityQueue::ResourcePriorityQueue(SelectionDAGISel *IS)
|
||||
ResourcesModel = TII->CreateTargetScheduleState(&TM, nullptr);
|
||||
// This hard requirement could be relaxed, but for now
|
||||
// do not let it procede.
|
||||
assert (ResourcesModel && "Unimplemented CreateTargetScheduleState.");
|
||||
assert(ResourcesModel && "Unimplemented CreateTargetScheduleState.");
|
||||
|
||||
unsigned NumRC = TRI->getNumRegClasses();
|
||||
RegLimit.resize(NumRC);
|
||||
RegPressure.resize(NumRC);
|
||||
std::fill(RegLimit.begin(), RegLimit.end(), 0);
|
||||
std::fill(RegPressure.begin(), RegPressure.end(), 0);
|
||||
for (TargetRegisterInfo::regclass_iterator I = TRI->regclass_begin(),
|
||||
E = TRI->regclass_end(); I != E; ++I)
|
||||
RegLimit[(*I)->getID()] = TRI->getRegPressureLimit(*I, *IS->MF);
|
||||
unsigned NumRC = TRI->getNumRegClasses();
|
||||
RegLimit.resize(NumRC);
|
||||
RegPressure.resize(NumRC);
|
||||
std::fill(RegLimit.begin(), RegLimit.end(), 0);
|
||||
std::fill(RegPressure.begin(), RegPressure.end(), 0);
|
||||
for (TargetRegisterInfo::regclass_iterator I = TRI->regclass_begin(),
|
||||
E = TRI->regclass_end();
|
||||
I != E; ++I)
|
||||
RegLimit[(*I)->getID()] = TRI->getRegPressureLimit(*I, *IS->MF);
|
||||
|
||||
ParallelLiveRanges = 0;
|
||||
HorizontalVerticalBalance = 0;
|
||||
ParallelLiveRanges = 0;
|
||||
HorizontalVerticalBalance = 0;
|
||||
}
|
||||
|
||||
unsigned
|
||||
|
Loading…
x
Reference in New Issue
Block a user