mirror of
https://github.com/c64scene-ar/llvm-6502.git
synced 2025-02-27 02:31:09 +00:00
Removing a switch statement that contains only a default label. This resolves an MSVC warning. No functional change intended.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@193649 91177308-0d34-0410-b5e6-96231b3b80d8
This commit is contained in:
parent
615a279f81
commit
5203b7773e
@ -121,36 +121,33 @@ AMDGPUInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
|
||||
bool AMDGPUInstrInfo::expandPostRAPseudo (MachineBasicBlock::iterator MI) const {
|
||||
MachineBasicBlock *MBB = MI->getParent();
|
||||
|
||||
switch(MI->getOpcode()) {
|
||||
default:
|
||||
if (isRegisterLoad(*MI)) {
|
||||
unsigned RegIndex = MI->getOperand(2).getImm();
|
||||
unsigned Channel = MI->getOperand(3).getImm();
|
||||
unsigned Address = calculateIndirectAddress(RegIndex, Channel);
|
||||
unsigned OffsetReg = MI->getOperand(1).getReg();
|
||||
if (OffsetReg == AMDGPU::INDIRECT_BASE_ADDR) {
|
||||
buildMovInstr(MBB, MI, MI->getOperand(0).getReg(),
|
||||
getIndirectAddrRegClass()->getRegister(Address));
|
||||
} else {
|
||||
buildIndirectRead(MBB, MI, MI->getOperand(0).getReg(),
|
||||
Address, OffsetReg);
|
||||
}
|
||||
} else if (isRegisterStore(*MI)) {
|
||||
unsigned RegIndex = MI->getOperand(2).getImm();
|
||||
unsigned Channel = MI->getOperand(3).getImm();
|
||||
unsigned Address = calculateIndirectAddress(RegIndex, Channel);
|
||||
unsigned OffsetReg = MI->getOperand(1).getReg();
|
||||
if (OffsetReg == AMDGPU::INDIRECT_BASE_ADDR) {
|
||||
buildMovInstr(MBB, MI, getIndirectAddrRegClass()->getRegister(Address),
|
||||
MI->getOperand(0).getReg());
|
||||
} else {
|
||||
buildIndirectWrite(MBB, MI, MI->getOperand(0).getReg(),
|
||||
calculateIndirectAddress(RegIndex, Channel),
|
||||
OffsetReg);
|
||||
}
|
||||
if (isRegisterLoad(*MI)) {
|
||||
unsigned RegIndex = MI->getOperand(2).getImm();
|
||||
unsigned Channel = MI->getOperand(3).getImm();
|
||||
unsigned Address = calculateIndirectAddress(RegIndex, Channel);
|
||||
unsigned OffsetReg = MI->getOperand(1).getReg();
|
||||
if (OffsetReg == AMDGPU::INDIRECT_BASE_ADDR) {
|
||||
buildMovInstr(MBB, MI, MI->getOperand(0).getReg(),
|
||||
getIndirectAddrRegClass()->getRegister(Address));
|
||||
} else {
|
||||
return false;
|
||||
buildIndirectRead(MBB, MI, MI->getOperand(0).getReg(),
|
||||
Address, OffsetReg);
|
||||
}
|
||||
} else if (isRegisterStore(*MI)) {
|
||||
unsigned RegIndex = MI->getOperand(2).getImm();
|
||||
unsigned Channel = MI->getOperand(3).getImm();
|
||||
unsigned Address = calculateIndirectAddress(RegIndex, Channel);
|
||||
unsigned OffsetReg = MI->getOperand(1).getReg();
|
||||
if (OffsetReg == AMDGPU::INDIRECT_BASE_ADDR) {
|
||||
buildMovInstr(MBB, MI, getIndirectAddrRegClass()->getRegister(Address),
|
||||
MI->getOperand(0).getReg());
|
||||
} else {
|
||||
buildIndirectWrite(MBB, MI, MI->getOperand(0).getReg(),
|
||||
calculateIndirectAddress(RegIndex, Channel),
|
||||
OffsetReg);
|
||||
}
|
||||
} else {
|
||||
return false;
|
||||
}
|
||||
|
||||
MBB->erase(MI);
|
||||
|
Loading…
x
Reference in New Issue
Block a user