mirror of
https://github.com/c64scene-ar/llvm-6502.git
synced 2025-01-23 17:32:49 +00:00
Add a const qualifier.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@83677 91177308-0d34-0410-b5e6-96231b3b80d8
This commit is contained in:
parent
bdb984bc27
commit
769b7f8953
@ -325,7 +325,7 @@ public:
|
||||
/// getAllocatableSet - Returns a bitset indexed by register number
|
||||
/// indicating if a register is allocatable or not. If a register class is
|
||||
/// specified, returns the subset for the class.
|
||||
BitVector getAllocatableSet(MachineFunction &MF,
|
||||
BitVector getAllocatableSet(const MachineFunction &MF,
|
||||
const TargetRegisterClass *RC = NULL) const;
|
||||
|
||||
const TargetRegisterDesc &operator[](unsigned RegNo) const {
|
||||
|
@ -62,14 +62,14 @@ TargetRegisterInfo::getPhysicalRegisterRegClass(unsigned reg, EVT VT) const {
|
||||
|
||||
/// getAllocatableSetForRC - Toggle the bits that represent allocatable
|
||||
/// registers for the specific register class.
|
||||
static void getAllocatableSetForRC(MachineFunction &MF,
|
||||
static void getAllocatableSetForRC(const MachineFunction &MF,
|
||||
const TargetRegisterClass *RC, BitVector &R){
|
||||
for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
|
||||
E = RC->allocation_order_end(MF); I != E; ++I)
|
||||
R.set(*I);
|
||||
}
|
||||
|
||||
BitVector TargetRegisterInfo::getAllocatableSet(MachineFunction &MF,
|
||||
BitVector TargetRegisterInfo::getAllocatableSet(const MachineFunction &MF,
|
||||
const TargetRegisterClass *RC) const {
|
||||
BitVector Allocatable(NumRegs);
|
||||
if (RC) {
|
||||
|
Loading…
x
Reference in New Issue
Block a user