mirror of
https://github.com/c64scene-ar/llvm-6502.git
synced 2024-12-26 21:32:10 +00:00
Add missing check to SETCC optimization.
PR17338. git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@191337 91177308-0d34-0410-b5e6-96231b3b80d8
This commit is contained in:
parent
0c5e6c6730
commit
85509802eb
@ -1185,6 +1185,7 @@ TargetLowering::SimplifySetCC(EVT VT, SDValue N0, SDValue N1,
|
||||
// the test is for equality or unsigned, and all 1 bits of the const are
|
||||
// in the same partial word, see if we can shorten the load.
|
||||
if (DCI.isBeforeLegalize() &&
|
||||
!ISD::isSignedIntSetCC(Cond) &&
|
||||
N0.getOpcode() == ISD::AND && C1 == 0 &&
|
||||
N0.getNode()->hasOneUse() &&
|
||||
isa<LoadSDNode>(N0.getOperand(0)) &&
|
||||
|
18
test/CodeGen/X86/setcc-narrowing.ll
Normal file
18
test/CodeGen/X86/setcc-narrowing.ll
Normal file
@ -0,0 +1,18 @@
|
||||
; RUN: llc < %s -mtriple=i686-apple-darwin | FileCheck %s
|
||||
; PR17338
|
||||
|
||||
@t1.global = internal global i64 -1, align 8
|
||||
|
||||
define i32 @t1() nounwind ssp {
|
||||
entry:
|
||||
; CHECK-LABEL: t1:
|
||||
; CHECK: cmpl $0, _t1.global
|
||||
; CHECK-NEXT: setne %al
|
||||
; CHECK-NEXT: movzbl %al, %eax
|
||||
; CHECK-NEXT: ret
|
||||
%0 = load i64* @t1.global, align 8
|
||||
%and = and i64 4294967295, %0
|
||||
%cmp = icmp sgt i64 %and, 0
|
||||
%conv = zext i1 %cmp to i32
|
||||
ret i32 %conv
|
||||
}
|
Loading…
Reference in New Issue
Block a user