mirror of
				https://github.com/c64scene-ar/llvm-6502.git
				synced 2025-10-31 08:16:47 +00:00 
			
		
		
		
	Match a pattern generated by a dag combiner opt where:
(select (load (load tga0)) (load tga1)) => (load (select (load tga0) tga1)) Thanks to Akira for pointing that. git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@121163 91177308-0d34-0410-b5e6-96231b3b80d8
This commit is contained in:
		| @@ -271,12 +271,16 @@ void MipsAsmPrinter::printOperand(const MachineInstr *MI, int opNum, | ||||
|   switch(MO.getTargetFlags()) { | ||||
|   case MipsII::MO_GPREL:    O << "%gp_rel("; break; | ||||
|   case MipsII::MO_GOT_CALL: O << "%call16("; break; | ||||
|   case MipsII::MO_GOT: | ||||
|     if (MI->getOpcode() == Mips::LW) | ||||
|   case MipsII::MO_GOT: { | ||||
|     const MachineOperand &LastMO = MI->getOperand(opNum-1); | ||||
|     bool LastMOIsGP = LastMO.getType() == MachineOperand::MO_Register | ||||
|                       && LastMO.getReg() == Mips::GP; | ||||
|     if (MI->getOpcode() == Mips::LW || LastMOIsGP) | ||||
|       O << "%got("; | ||||
|     else | ||||
|       O << "%lo("; | ||||
|     break; | ||||
|   } | ||||
|   case MipsII::MO_ABS_HILO: | ||||
|     if (MI->getOpcode() == Mips::LUi) | ||||
|       O << "%hi("; | ||||
|   | ||||
| @@ -597,6 +597,12 @@ def : Pat<(select (setne CPURegs:$lhs, CPURegs:$rhs), CPURegs:$T, CPURegs:$F), | ||||
| def : Pat<(select CPURegs:$cond, CPURegs:$T, CPURegs:$F), | ||||
|           (MOVN CPURegs:$F, CPURegs:$T, CPURegs:$cond)>; | ||||
|  | ||||
| // select patterns with got access | ||||
| def : Pat<(select (setne CPURegs:$lhs, CPURegs:$rhs), | ||||
|                   (i32 tglobaladdr:$T), CPURegs:$F), | ||||
|           (MOVN CPURegs:$F, (ADDiu GP, tglobaladdr:$T), | ||||
|                 (XOR CPURegs:$lhs, CPURegs:$rhs))>; | ||||
|  | ||||
| // setcc patterns | ||||
| def : Pat<(seteq CPURegs:$lhs, CPURegs:$rhs), | ||||
|           (SLTu (XOR CPURegs:$lhs, CPURegs:$rhs), 1)>; | ||||
|   | ||||
							
								
								
									
										15
									
								
								test/CodeGen/Mips/cmov.ll
									
									
									
									
									
										Executable file
									
								
							
							
						
						
									
										15
									
								
								test/CodeGen/Mips/cmov.ll
									
									
									
									
									
										Executable file
									
								
							| @@ -0,0 +1,15 @@ | ||||
| ; RUN: llc -march=mips -mcpu=4ke < %s | FileCheck %s | ||||
|  | ||||
| @i1 = global [3 x i32] [i32 1, i32 2, i32 3], align 4 | ||||
| @i3 = common global i32* null, align 4 | ||||
|  | ||||
| ; CHECK:  lw  $3, %got(i3)($gp) | ||||
| ; CHECK:  addiu $5, $gp, %got(i1) | ||||
| define i32* @cmov1(i32 %s) nounwind readonly { | ||||
| entry: | ||||
|   %tobool = icmp ne i32 %s, 0 | ||||
|   %tmp1 = load i32** @i3, align 4 | ||||
|   %cond = select i1 %tobool, i32* getelementptr inbounds ([3 x i32]* @i1, i32 0, i32 0), i32* %tmp1 | ||||
|   ret i32* %cond | ||||
| } | ||||
|  | ||||
		Reference in New Issue
	
	Block a user