mirror of
https://github.com/c64scene-ar/llvm-6502.git
synced 2025-02-14 17:34:41 +00:00
[ARM] Handling for coprocessor instructions that are undefined starting from ARMv8 (ARM encodings)
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@194262 91177308-0d34-0410-b5e6-96231b3b80d8
This commit is contained in:
parent
fa840ba402
commit
c5c991bf31
167
test/MC/Disassembler/ARM/invalid-armv8.txt
Normal file
167
test/MC/Disassembler/ARM/invalid-armv8.txt
Normal file
@ -0,0 +1,167 @@
|
||||
# RUN: not llvm-mc -triple armv8 -show-encoding -disassemble %s 2>&1 | FileCheck %s
|
||||
|
||||
# Coprocessors other than CP10, CP11, CP14 and CP15 are undefined in ARMv8;
|
||||
# but in ARMv7, all these instructions are valid
|
||||
|
||||
# RUN: llvm-mc -triple armv7 -show-encoding -disassemble %s | FileCheck %s --check-prefix=CHECK-V7
|
||||
|
||||
[0x00 0x01 0x00 0xee]
|
||||
# CHECK-V7: cdp
|
||||
# CHECK: invalid instruction encoding
|
||||
# CHECK-NEXT: [0x00 0x01 0x00 0xee]
|
||||
|
||||
[0x00 0x0e 0x00 0xee]
|
||||
# CHECK-V7: cdp
|
||||
# CHECK: invalid instruction encoding
|
||||
# CHECK-NEXT: [0x00 0x0e 0x00 0xee]
|
||||
|
||||
[0x00 0x0f 0x00 0xee]
|
||||
# CHECK-V7: cdp
|
||||
# CHECK: invalid instruction encoding
|
||||
# CHECK-NEXT: [0x00 0x0f 0x00 0xee]
|
||||
|
||||
[0x00 0x01 0x00 0xfe]
|
||||
# CHECK-V7: cdp2
|
||||
# CHECK: invalid instruction encoding
|
||||
# CHECK-NEXT: [0x00 0x01 0x00 0xfe]
|
||||
|
||||
[0x00 0x0e 0x00 0xfe]
|
||||
# CHECK-V7: cdp2
|
||||
# CHECK: invalid instruction encoding
|
||||
# CHECK-NEXT: [0x00 0x0e 0x00 0xfe]
|
||||
|
||||
[0x00 0x0f 0x00 0xfe]
|
||||
# CHECK-V7: cdp2
|
||||
# CHECK: invalid instruction encoding
|
||||
# CHECK-NEXT: [0x00 0x0f 0x00 0xfe]
|
||||
|
||||
[0x10 0x01 0x00 0xee]
|
||||
# CHECK-V7: mcr
|
||||
# CHECK: invalid instruction encoding
|
||||
# CHECK-NEXT: [0x10 0x01 0x00 0xee]
|
||||
|
||||
[0x10 0x01 0x00 0xfe]
|
||||
# CHECK-V7: mcr2
|
||||
# CHECK: invalid instruction encoding
|
||||
# CHECK-NEXT: [0x10 0x01 0x00 0xfe]
|
||||
|
||||
[0x10 0x0e 0x00 0xfe]
|
||||
# CHECK-V7: mcr2
|
||||
# CHECK: invalid instruction encoding
|
||||
# CHECK-NEXT: [0x10 0x0e 0x00 0xfe]
|
||||
|
||||
[0x10 0x0f 0x00 0xfe]
|
||||
# CHECK-V7: mcr2
|
||||
# CHECK: invalid instruction encoding
|
||||
# CHECK-NEXT: [0x10 0x0f 0x00 0xfe]
|
||||
|
||||
[0x10 0x01 0x10 0xee]
|
||||
# CHECK-V7: mrc
|
||||
# CHECK: invalid instruction encoding
|
||||
# CHECK-NEXT: [0x10 0x01 0x10 0xee]
|
||||
|
||||
[0x10 0x01 0x10 0xfe]
|
||||
# CHECK-V7: mrc2
|
||||
# CHECK: invalid instruction encoding
|
||||
# CHECK-NEXT: [0x10 0x01 0x10 0xfe]
|
||||
|
||||
[0x10 0x0e 0x10 0xfe]
|
||||
# CHECK-V7: mrc2
|
||||
# CHECK: invalid instruction encoding
|
||||
# CHECK-NEXT: [0x10 0x0e 0x10 0xfe]
|
||||
|
||||
[0x10 0x0f 0x10 0xfe]
|
||||
# CHECK-V7: mrc2
|
||||
# CHECK: invalid instruction encoding
|
||||
# CHECK-NEXT: [0x10 0x0f 0x10 0xfe]
|
||||
|
||||
[0x00 0x01 0x40 0xec]
|
||||
# CHECK-V7: mcrr
|
||||
# CHECK: invalid instruction encoding
|
||||
# CHECK-NEXT: [0x00 0x01 0x40 0xec]
|
||||
|
||||
[0x00 0x01 0x40 0xfc]
|
||||
# CHECK-V7: mcrr2
|
||||
# CHECK: invalid instruction encoding
|
||||
# CHECK-NEXT: [0x00 0x01 0x40 0xfc]
|
||||
|
||||
[0x00 0x0e 0x40 0xfc]
|
||||
# CHECK-V7: mcrr2
|
||||
# CHECK: invalid instruction encoding
|
||||
# CHECK-NEXT: [0x00 0x0e 0x40 0xfc]
|
||||
|
||||
[0x00 0x0f 0x40 0xfc]
|
||||
# CHECK-V7: mcrr2
|
||||
# CHECK: invalid instruction encoding
|
||||
# CHECK-NEXT: [0x00 0x0f 0x40 0xfc]
|
||||
|
||||
[0x00 0x01 0x50 0xec]
|
||||
# CHECK-V7: mrrc
|
||||
# CHECK: invalid instruction encoding
|
||||
# CHECK-NEXT: [0x00 0x01 0x50 0xec]
|
||||
|
||||
[0x00 0x0e 0x50 0xfc]
|
||||
# CHECK-V7: mrrc2
|
||||
# CHECK: invalid instruction encoding
|
||||
# CHECK-NEXT: [0x00 0x0e 0x50 0xfc]
|
||||
|
||||
[0x00 0x0f 0x50 0xfc]
|
||||
# CHECK-V7: mrrc2
|
||||
# CHECK: invalid instruction encoding
|
||||
# CHECK-NEXT: [0x00 0x0f 0x50 0xfc]
|
||||
|
||||
[0x00 0x01 0x50 0xfc]
|
||||
# CHECK-V7: mrrc2
|
||||
# CHECK: invalid instruction encoding
|
||||
# CHECK-NEXT: [0x00 0x01 0x50 0xfc]
|
||||
|
||||
[0x00 0x01 0x80 0xec]
|
||||
# CHECK-V7: stc
|
||||
# CHECK: invalid instruction encoding
|
||||
# CHECK-NEXT: [0x00 0x01 0x80 0xec]
|
||||
|
||||
[0x00 0x0f 0x80 0xec]
|
||||
# CHECK-V7: stc
|
||||
# CHECK: invalid instruction encoding
|
||||
# CHECK-NEXT: [0x00 0x0f 0x80 0xec]
|
||||
|
||||
[0x00 0x01 0x80 0xfc]
|
||||
# CHECK-V7: stc2
|
||||
# CHECK: invalid instruction encoding
|
||||
# CHECK-NEXT: [0x00 0x01 0x80 0xfc]
|
||||
|
||||
[0x00 0x0e 0x80 0xfc]
|
||||
# CHECK-V7: stc2
|
||||
# CHECK: invalid instruction encoding
|
||||
# CHECK-NEXT: [0x00 0x0e 0x80 0xfc]
|
||||
|
||||
[0x00 0x0f 0x80 0xfc]
|
||||
# CHECK-V7: stc2
|
||||
# CHECK: invalid instruction encoding
|
||||
# CHECK-NEXT: [0x00 0x0f 0x80 0xfc]
|
||||
|
||||
[0x00 0x01 0x90 0xec]
|
||||
# CHECK-V7: ldc
|
||||
# CHECK: invalid instruction encoding
|
||||
# CHECK-NEXT: [0x00 0x01 0x90 0xec]
|
||||
|
||||
[0x00 0x0f 0x90 0xec]
|
||||
# CHECK-V7: ldc
|
||||
# CHECK: invalid instruction encoding
|
||||
# CHECK-NEXT: [0x00 0x0f 0x90 0xec]
|
||||
|
||||
[0x00 0x01 0x90 0xfc]
|
||||
# CHECK-V7: ldc2
|
||||
# CHECK: invalid instruction encoding
|
||||
# CHECK-NEXT: [0x00 0x01 0x90 0xfc]
|
||||
|
||||
[0x00 0x0e 0x90 0xfc]
|
||||
# CHECK-V7: ldc2
|
||||
# CHECK: invalid instruction encoding
|
||||
# CHECK-NEXT: [0x00 0x0e 0x90 0xfc]
|
||||
|
||||
[0x00 0x0f 0x90 0xfc]
|
||||
# CHECK-V7: ldc2
|
||||
# CHECK: invalid instruction encoding
|
||||
# CHECK-NEXT: [0x00 0x0f 0x90 0xfc]
|
||||
|
Loading…
x
Reference in New Issue
Block a user