mirror of
https://github.com/c64scene-ar/llvm-6502.git
synced 2025-02-13 10:32:06 +00:00
Add an AllocationOrder class that can iterate over the allocatable physical
registers for a given virtual register. Reserved registers are filtered from the allocation order, and any valid hint is returned as the first suggestion. For target dependent hints, a number of arcane target hooks are invoked. git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@121497 91177308-0d34-0410-b5e6-96231b3b80d8
This commit is contained in:
parent
e246717c3a
commit
c9672cb8be
68
lib/CodeGen/AllocationOrder.cpp
Normal file
68
lib/CodeGen/AllocationOrder.cpp
Normal file
@ -0,0 +1,68 @@
|
|||||||
|
//===-- llvm/CodeGen/AllocationOrder.cpp - Allocation Order ---------------===//
|
||||||
|
//
|
||||||
|
// The LLVM Compiler Infrastructure
|
||||||
|
//
|
||||||
|
// This file is distributed under the University of Illinois Open Source
|
||||||
|
// License. See LICENSE.TXT for details.
|
||||||
|
//
|
||||||
|
//===----------------------------------------------------------------------===//
|
||||||
|
//
|
||||||
|
// This file implements an allocation order for virtual registers.
|
||||||
|
//
|
||||||
|
// The preferred allocation order for a virtual register depends on allocation
|
||||||
|
// hints and target hooks. The AllocationOrder class encapsulates all of that.
|
||||||
|
//
|
||||||
|
//===----------------------------------------------------------------------===//
|
||||||
|
|
||||||
|
#include "AllocationOrder.h"
|
||||||
|
#include "VirtRegMap.h"
|
||||||
|
#include "llvm/CodeGen/MachineRegisterInfo.h"
|
||||||
|
|
||||||
|
using namespace llvm;
|
||||||
|
|
||||||
|
// Compare VirtRegMap::getRegAllocPref().
|
||||||
|
AllocationOrder::AllocationOrder(unsigned VirtReg,
|
||||||
|
const VirtRegMap &VRM,
|
||||||
|
const BitVector &ReservedRegs)
|
||||||
|
: Pos(0), Reserved(ReservedRegs) {
|
||||||
|
const TargetRegisterClass *RC = VRM.getRegInfo().getRegClass(VirtReg);
|
||||||
|
std::pair<unsigned, unsigned> HintPair =
|
||||||
|
VRM.getRegInfo().getRegAllocationHint(VirtReg);
|
||||||
|
|
||||||
|
// HintPair.second is a register, phys or virt.
|
||||||
|
Hint = HintPair.second;
|
||||||
|
|
||||||
|
// Translate to physreg, or 0 if not assigned yet.
|
||||||
|
if (Hint && TargetRegisterInfo::isVirtualRegister(Hint))
|
||||||
|
Hint = VRM.getPhys(Hint);
|
||||||
|
|
||||||
|
// Target-dependent hints require resolution.
|
||||||
|
if (HintPair.first)
|
||||||
|
Hint = VRM.getTargetRegInfo().ResolveRegAllocHint(HintPair.first, Hint,
|
||||||
|
VRM.getMachineFunction());
|
||||||
|
|
||||||
|
// The hint must be a valid physreg for allocation.
|
||||||
|
if (Hint && (!TargetRegisterInfo::isPhysicalRegister(Hint) ||
|
||||||
|
!RC->contains(Hint) || ReservedRegs.test(Hint)))
|
||||||
|
Hint = 0;
|
||||||
|
|
||||||
|
// The remaining allocation order may also depend on the hint.
|
||||||
|
tie(Begin, End) = VRM.getTargetRegInfo()
|
||||||
|
.getAllocationOrder(RC, HintPair.first, Hint, VRM.getMachineFunction());
|
||||||
|
}
|
||||||
|
|
||||||
|
unsigned AllocationOrder::next() {
|
||||||
|
// First take the hint.
|
||||||
|
if (!Pos) {
|
||||||
|
Pos = Begin;
|
||||||
|
if (Hint)
|
||||||
|
return Hint;
|
||||||
|
}
|
||||||
|
// Then look at the order from TRI.
|
||||||
|
while(Pos != End) {
|
||||||
|
unsigned Reg = *Pos++;
|
||||||
|
if (Reg != Hint && !Reserved.test(Reg))
|
||||||
|
return Reg;
|
||||||
|
}
|
||||||
|
return 0;
|
||||||
|
}
|
54
lib/CodeGen/AllocationOrder.h
Normal file
54
lib/CodeGen/AllocationOrder.h
Normal file
@ -0,0 +1,54 @@
|
|||||||
|
//===-- llvm/CodeGen/AllocationOrder.h - Allocation Order -*- C++ -*-------===//
|
||||||
|
//
|
||||||
|
// The LLVM Compiler Infrastructure
|
||||||
|
//
|
||||||
|
// This file is distributed under the University of Illinois Open Source
|
||||||
|
// License. See LICENSE.TXT for details.
|
||||||
|
//
|
||||||
|
//===----------------------------------------------------------------------===//
|
||||||
|
//
|
||||||
|
// This file implements an allocation order for virtual registers.
|
||||||
|
//
|
||||||
|
// The preferred allocation order for a virtual register depends on allocation
|
||||||
|
// hints and target hooks. The AllocationOrder class encapsulates all of that.
|
||||||
|
//
|
||||||
|
//===----------------------------------------------------------------------===//
|
||||||
|
|
||||||
|
#ifndef LLVM_CODEGEN_ALLOCATIONORDER_H
|
||||||
|
#define LLVM_CODEGEN_ALLOCATIONORDER_H
|
||||||
|
|
||||||
|
namespace llvm {
|
||||||
|
|
||||||
|
class BitVector;
|
||||||
|
class VirtRegMap;
|
||||||
|
|
||||||
|
class AllocationOrder {
|
||||||
|
const unsigned *Begin;
|
||||||
|
const unsigned *End;
|
||||||
|
const unsigned *Pos;
|
||||||
|
const BitVector &Reserved;
|
||||||
|
unsigned Hint;
|
||||||
|
public:
|
||||||
|
|
||||||
|
/// AllocationOrder - Create a new AllocationOrder for VirtReg.
|
||||||
|
/// @param VirtReg Virtual register to allocate for.
|
||||||
|
/// @param VRM Virtual register map for function.
|
||||||
|
/// @param ReservedRegs Set of reserved registers as returned by
|
||||||
|
/// TargetRegisterInfo::getReservedRegs().
|
||||||
|
AllocationOrder(unsigned VirtReg,
|
||||||
|
const VirtRegMap &VRM,
|
||||||
|
const BitVector &ReservedRegs);
|
||||||
|
|
||||||
|
/// next - Return the next physical register in the allocation order, or 0.
|
||||||
|
/// It is safe to call next again after it returned 0.
|
||||||
|
/// It will keep returning 0 until rewind() is called.
|
||||||
|
unsigned next();
|
||||||
|
|
||||||
|
/// rewind - Start over from the beginning.
|
||||||
|
void rewind() { Pos = 0; }
|
||||||
|
|
||||||
|
};
|
||||||
|
|
||||||
|
} // end namespace llvm
|
||||||
|
|
||||||
|
#endif
|
@ -1,5 +1,6 @@
|
|||||||
add_llvm_library(LLVMCodeGen
|
add_llvm_library(LLVMCodeGen
|
||||||
AggressiveAntiDepBreaker.cpp
|
AggressiveAntiDepBreaker.cpp
|
||||||
|
AllocationOrder.cpp
|
||||||
Analysis.cpp
|
Analysis.cpp
|
||||||
BranchFolding.cpp
|
BranchFolding.cpp
|
||||||
CalcSpillWeights.cpp
|
CalcSpillWeights.cpp
|
||||||
|
@ -156,10 +156,13 @@ namespace llvm {
|
|||||||
}
|
}
|
||||||
|
|
||||||
MachineFunction &getMachineFunction() const {
|
MachineFunction &getMachineFunction() const {
|
||||||
assert(MF && "getMachineFunction called before runOnMAchineFunction");
|
assert(MF && "getMachineFunction called before runOnMachineFunction");
|
||||||
return *MF;
|
return *MF;
|
||||||
}
|
}
|
||||||
|
|
||||||
|
MachineRegisterInfo &getRegInfo() const { return *MRI; }
|
||||||
|
const TargetRegisterInfo &getTargetRegInfo() const { return *TRI; }
|
||||||
|
|
||||||
void grow();
|
void grow();
|
||||||
|
|
||||||
/// @brief returns true if the specified virtual register is
|
/// @brief returns true if the specified virtual register is
|
||||||
|
Loading…
x
Reference in New Issue
Block a user