mirror of
https://github.com/c64scene-ar/llvm-6502.git
synced 2025-01-03 13:31:05 +00:00
Fix -Asserts warning.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@80338 91177308-0d34-0410-b5e6-96231b3b80d8
This commit is contained in:
parent
cc0a0299d9
commit
ca7943226e
@ -1058,12 +1058,11 @@ ARMBaseRegisterInfo::eliminateFrameIndex(MachineBasicBlock::iterator II,
|
|||||||
return;
|
return;
|
||||||
|
|
||||||
const TargetInstrDesc &Desc = MI.getDesc();
|
const TargetInstrDesc &Desc = MI.getDesc();
|
||||||
unsigned AddrMode = (Desc.TSFlags & ARMII::AddrModeMask);
|
|
||||||
|
|
||||||
// If we get here, the immediate doesn't fit into the instruction. We folded
|
// If we get here, the immediate doesn't fit into the instruction. We folded
|
||||||
// as much as possible above, handle the rest, providing a register that is
|
// as much as possible above, handle the rest, providing a register that is
|
||||||
// SP+LargeImm.
|
// SP+LargeImm.
|
||||||
assert((Offset || AddrMode == ARMII::AddrMode4) &&
|
assert((Offset || (Desc.TSFlags & ARMII::AddrModeMask) == ARMII::AddrMode4) &&
|
||||||
"This code isn't needed if offset already handled!");
|
"This code isn't needed if offset already handled!");
|
||||||
|
|
||||||
// Insert a set of r12 with the full address: r12 = sp + offset
|
// Insert a set of r12 with the full address: r12 = sp + offset
|
||||||
|
Loading…
Reference in New Issue
Block a user