mirror of
https://github.com/c64scene-ar/llvm-6502.git
synced 2025-02-03 15:36:21 +00:00
Fix a bug legalizing zero-extending i64 loads into 32-bit loads. The bottom
part was always forced to be sextload, even when we needed an zextload. git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@30782 91177308-0d34-0410-b5e6-96231b3b80d8
This commit is contained in:
parent
0c79fed5f9
commit
ed83a7019b
@ -4474,13 +4474,12 @@ void SelectionDAGLegalize::ExpandOp(SDOperand Op, SDOperand &Lo, SDOperand &Hi){
|
|||||||
SDOperand Chain = Node->getOperand(0);
|
SDOperand Chain = Node->getOperand(0);
|
||||||
SDOperand Ptr = Node->getOperand(1);
|
SDOperand Ptr = Node->getOperand(1);
|
||||||
MVT::ValueType EVT = cast<VTSDNode>(Node->getOperand(3))->getVT();
|
MVT::ValueType EVT = cast<VTSDNode>(Node->getOperand(3))->getVT();
|
||||||
unsigned LType = Node->getConstantOperandVal(4);
|
ISD::LoadExtType LType = (ISD::LoadExtType)Node->getConstantOperandVal(4);
|
||||||
|
|
||||||
if (EVT == NVT)
|
if (EVT == NVT)
|
||||||
Lo = DAG.getLoad(NVT, Chain, Ptr, Node->getOperand(2));
|
Lo = DAG.getLoad(NVT, Chain, Ptr, Node->getOperand(2));
|
||||||
else
|
else
|
||||||
Lo = DAG.getExtLoad(ISD::SEXTLOAD, NVT, Chain, Ptr, Node->getOperand(2),
|
Lo = DAG.getExtLoad(LType, NVT, Chain, Ptr, Node->getOperand(2), EVT);
|
||||||
EVT);
|
|
||||||
|
|
||||||
// Remember that we legalized the chain.
|
// Remember that we legalized the chain.
|
||||||
AddLegalizedOperand(SDOperand(Node, 1), LegalizeOp(Lo.getValue(1)));
|
AddLegalizedOperand(SDOperand(Node, 1), LegalizeOp(Lo.getValue(1)));
|
||||||
|
Loading…
x
Reference in New Issue
Block a user