Dan Gohman 
							
						 
					 
					
						
						
							
						
						864e2efce2 
					 
					
						
						
							
							Remove the target hook TargetInstrInfo::BlockHasNoFallThrough in favor of  
						
						... 
						
						
						
						MachineBasicBlock::canFallThrough(), which is target-independent and more
thorough.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@90634  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-12-05 00:44:40 +00:00 
						 
				 
			
				
					
						
							
							
								Evan Cheng 
							
						 
					 
					
						
						
							
						
						d57cdd5683 
					 
					
						
						
							
							- Change TargetInstrInfo::reMaterialize to pass in TargetRegisterInfo.  
						
						... 
						
						
						
						- If destination is a physical register and it has a subreg index, use the
  sub-register instead.
This fixes PR5423.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@88745  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-11-14 02:55:43 +00:00 
						 
				 
			
				
					
						
							
							
								Evan Cheng 
							
						 
					 
					
						
						
							
						
						b9803a8fa6 
					 
					
						
						
							
							- Add pseudo instructions tLDRpci_pic and t2LDRpci_pic which does a pc-relative  
						
						... 
						
						
						
						load of a GV from constantpool and then add pc. It allows the code sequence to
  be rematerializable so it would be hoisted by machine licm.
- Add a late pass to break these pseudo instructions into a number of real
  instructions. Also move the code in Thumb2 IT pass that breaks up t2MOVi32imm
  to this pass. This is done before post regalloc scheduling to allow the
  scheduler to proper schedule these instructions. It also allow them to be
  if-converted and shrunk by later passes.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@86304  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-11-06 23:52:48 +00:00 
						 
				 
			
				
					
						
							
							
								Anton Korobeynikov 
							
						 
					 
					
						
						
							
						
						f95215f551 
					 
					
						
						
							
							Use NEON reg-reg moves, where profitable. This reduces "domain-cross" stalls, when we used to mix vfp and neon code (the former were used for reg-reg moves)  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@85764  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-11-02 00:10:38 +00:00 
						 
				 
			
				
					
						
							
							
								Evan Cheng 
							
						 
					 
					
						
						
							
						
						f0409ea488 
					 
					
						
						
							
							Remove ARM specific getInlineAsmLength. We'll rely on the simpler (and faster) generic algorithm for now. If more accurate computation is needed, we'll rely on the disassembler.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@78032  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-08-04 01:56:09 +00:00 
						 
				 
			
				
					
						
							
							
								Chris Lattner 
							
						 
					 
					
						
						
							
						
						d90183d25d 
					 
					
						
						
							
							Move the getInlineAsmLength virtual method from TAI to TII, where  
						
						... 
						
						
						
						the only real caller (GetFunctionSizeInBytes) uses it.
The custom ARM implementation of this is basically reimplementing
an assembler poorly for negligible gain.  It should be removed 
IMNSHO, but I'll leave that to ARMish folks to decide.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@77877  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-08-02 05:20:37 +00:00 
						 
				 
			
				
					
						
							
							
								Evan Cheng 
							
						 
					 
					
						
						
							
						
						6495f63945 
					 
					
						
						
							
							- More refactoring. This gets rid of all of the getOpcode calls.  
						
						... 
						
						
						
						- This change also makes it possible to switch between ARM / Thumb on a
  per-function basis.
- Fixed thumb2 routine which expand reg + arbitrary immediate. It was using
  using ARM so_imm logic.
- Use movw and movt to do reg + imm when profitable.
- Other code clean ups and minor optimizations.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@77300  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-07-28 05:48:47 +00:00 
						 
				 
			
				
					
						
							
							
								David Goodwin 
							
						 
					 
					
						
						
							
						
						5ff58b5c3a 
					 
					
						
						
							
							Correctly handle the Thumb-2 imm8 addrmode. Specialize frame index elimination more exactly for Thumb-2 to get better code gen.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@76919  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-07-24 00:16:18 +00:00 
						 
				 
			
				
					
						
							
							
								David Goodwin 
							
						 
					 
					
						
						
							
						
						b53cc014d0 
					 
					
						
						
							
							Fix frame index elimination to correctly handle thumb-2 addressing modes that don't allow negative offsets. During frame elimination convert *i12 opcode to a *i8 when necessary due to a negative offset.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@76883  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-07-23 17:06:46 +00:00 
						 
				 
			
				
					
						
							
							
								Evan Cheng 
							
						 
					 
					
						
						
							
						
						378445303b 
					 
					
						
						
							
							Let callers decide the sub-register index on the def operand of rematerialized instructions.  
						
						... 
						
						
						
						Avoid remat'ing instructions whose def have sub-register indices for now. It's just really really hard to get all the cases right.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@75900  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-07-16 09:20:10 +00:00 
						 
				 
			
				
					
						
							
							
								David Goodwin 
							
						 
					 
					
						
						
							
						
						334c26473b 
					 
					
						
						
							
							Checkpoint Thumb2 Instr info work. Generalized base code so that it can be shared between ARM and Thumb2. Not yet activated because register information must be generalized first.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@75010  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-07-08 16:09:28 +00:00 
						 
				 
			
				
					
						
							
							
								Evan Cheng 
							
						 
					 
					
						
						
							
						
						34a0fa362d 
					 
					
						
						
							
							Add a Thumb2 instruction flag to that indicates whether the instruction can be transformed to 16-bit variant.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@74988  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-07-08 01:46:35 +00:00 
						 
				 
			
				
					
						
							
							
								David Goodwin 
							
						 
					 
					
						
						
							
						
						b50ea5c48f 
					 
					
						
						
							
							Checkpoint refactoring of ThumbInstrInfo and ThumbRegisterInfo into Thumb1InstrInfo, Thumb2InstrInfo, Thumb1RegisterInfo and Thumb2RegisterInfo. Move methods from ARMInstrInfo to ARMBaseInstrInfo to prepare for sharing with Thumb2.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@74731  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-07-02 22:18:33 +00:00 
						 
				 
			
				
					
						
							
							
								Bob Wilson 
							
						 
					 
					
						
						
							
						
						8b024a5eb5 
					 
					
						
						
							
							Add a new addressing mode for NEON load/store instructions.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@74658  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-07-01 23:16:05 +00:00 
						 
				 
			
				
					
						
							
							
								Evan Cheng 
							
						 
					 
					
						
						
							
						
						f3c21b857b 
					 
					
						
						
							
							A few more load instructions.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@74500  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-06-30 02:15:48 +00:00 
						 
				 
			
				
					
						
							
							
								Evan Cheng 
							
						 
					 
					
						
						
							
						
						055b0310f8 
					 
					
						
						
							
							Implement Thumb2 ldr.  
						
						... 
						
						
						
						After much back and forth, I decided to deviate from ARM design and split LDR into 4 instructions (r + imm12, r + imm8, r + r << imm12, constantpool). The advantage of this is 1) it follows the latest ARM technical manual, and 2) makes it easier to reduce the width of the instruction later. The down side is this creates more inconsistency between the two sub-targets. We should split ARM LDR instruction in a similar fashion later. I've added a README entry for this.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@74420  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-06-29 07:51:04 +00:00 
						 
				 
			
				
					
						
							
							
								Anton Korobeynikov 
							
						 
					 
					
						
						
							
						
						a98cbc554c 
					 
					
						
						
							
							ARM refactoring. Step 2: split RegisterInfo  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@74384  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-06-27 12:16:40 +00:00 
						 
				 
			
				
					
						
							
							
								Anton Korobeynikov 
							
						 
					 
					
						
						
							
						
						d49ea77cbc 
					 
					
						
						
							
							Split thumb-related stuff into separate classes.  
						
						... 
						
						
						
						Step 1: ARMInstructionInfo => {ARM,Thumb}InstructionInfo
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@74329  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-06-26 21:28:53 +00:00 
						 
				 
			
				
					
						
							
							
								Bob Wilson 
							
						 
					 
					
						
						
							
						
						5bafff36c7 
					 
					
						
						
							
							Add support for ARM's Advanced SIMD (NEON) instruction set.  
						
						... 
						
						
						
						This is still a work in progress but most of the NEON instruction set
is supported.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@73919  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-06-22 23:27:02 +00:00 
						 
				 
			
				
					
						
							
							
								Evan Cheng 
							
						 
					 
					
						
						
							
						
						dc54d317e7 
					 
					
						
						
							
							Turns out AnalyzeBranch can modify the mbb being analyzed. This is a nasty  
						
						... 
						
						
						
						suprise to some callers, e.g. register coalescer. For now, add an parameter
that tells AnalyzeBranch whether it's safe to modify the mbb. A better
solution is out there, but I don't have time to deal with it right now.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@64124  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-02-09 07:14:22 +00:00 
						 
				 
			
				
					
						
							
							
								Evan Cheng 
							
						 
					 
					
						
						
							
						
						770bcc7b15 
					 
					
						
						
							
							Move getPointerRegClass from TargetInstrInfo to TargetRegisterInfo.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@63938  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-02-06 17:43:24 +00:00 
						 
				 
			
				
					
						
							
							
								Evan Cheng 
							
						 
					 
					
						
						
							
						
						04ee5a1d92 
					 
					
						
						
							
							Change TargetInstrInfo::isMoveInstr to return source and destination sub-register indices as well.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@62600  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-01-20 19:12:24 +00:00 
						 
				 
			
				
					
						
							
							
								Dan Gohman 
							
						 
					 
					
						
						
							
						
						c54baa2d43 
					 
					
						
						
							
							Split foldMemoryOperand into public non-virtual and protected virtual  
						
						... 
						
						
						
						parts, and add target-independent code to add/preserve
MachineMemOperands.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@60488  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2008-12-03 18:43:12 +00:00 
						 
				 
			
				
					
						
							
							
								Dan Gohman 
							
						 
					 
					
						
						
							
						
						cbad42cfd1 
					 
					
						
						
							
							Add more const qualifiers. This fixes build breakage from r59540.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@59542  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2008-11-18 19:49:32 +00:00 
						 
				 
			
				
					
						
							
							
								Evan Cheng 
							
						 
					 
					
						
						
							
						
						ffa6d962a7 
					 
					
						
						
							
							Handle the rest of pseudo instructions.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@59275  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2008-11-13 23:36:57 +00:00 
						 
				 
			
				
					
						
							
							
								Evan Cheng 
							
						 
					 
					
						
						
							
						
						148cad8b30 
					 
					
						
						
							
							Fix pre- and post-indexed load / store encoding bugs.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@59230  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2008-11-13 07:34:59 +00:00 
						 
				 
			
				
					
						
							
							
								Evan Cheng 
							
						 
					 
					
						
						
							
						
						706329143d 
					 
					
						
						
							
							Fix address mode 3 immediate offset mode encoding.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@59109  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2008-11-12 07:34:37 +00:00 
						 
				 
			
				
					
						
							
							
								Evan Cheng 
							
						 
					 
					
						
						
							
						
						3c4a4ffa3d 
					 
					
						
						
							
							Consolidate formats; fix FCMPED etc. encodings.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@59107  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2008-11-12 07:18:38 +00:00 
						 
				 
			
				
					
						
							
							
								Evan Cheng 
							
						 
					 
					
						
						
							
						
						80a119842d 
					 
					
						
						
							
							Fix VFP conversion instruction encodings.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@59104  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2008-11-12 06:41:41 +00:00 
						 
				 
			
				
					
						
							
							
								Evan Cheng 
							
						 
					 
					
						
						
							
						
						0a0ab1387a 
					 
					
						
						
							
							Fix FMDRR encoding.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@59088  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2008-11-11 22:46:12 +00:00 
						 
				 
			
				
					
						
							
							
								Evan Cheng 
							
						 
					 
					
						
						
							
						
						cd8e66a1ef 
					 
					
						
						
							
							Encode VFP load / store instructions.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@59084  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2008-11-11 21:48:44 +00:00 
						 
				 
			
				
					
						
							
							
								Evan Cheng 
							
						 
					 
					
						
						
							
						
						78be83d7c2 
					 
					
						
						
							
							Encode VFP conversion instructions.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@59074  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2008-11-11 19:40:26 +00:00 
						 
				 
			
				
					
						
							
							
								Evan Cheng 
							
						 
					 
					
						
						
							
						
						96581d3633 
					 
					
						
						
							
							Encode VFP arithmetic instructions.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@59016  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2008-11-11 02:11:05 +00:00 
						 
				 
			
				
					
						
							
							
								Evan Cheng 
							
						 
					 
					
						
						
							
						
						8b59db3f2c 
					 
					
						
						
							
							Encode misc arithmetic instructions.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@58828  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2008-11-07 01:41:35 +00:00 
						 
				 
			
				
					
						
							
							
								Evan Cheng 
							
						 
					 
					
						
						
							
						
						97f48c39fd 
					 
					
						
						
							
							Encode extend instructions; more clean up.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@58818  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2008-11-06 22:15:19 +00:00 
						 
				 
			
				
					
						
							
							
								Evan Cheng 
							
						 
					 
					
						
						
							
						
						12c3a533c5 
					 
					
						
						
							
							- Improve naming consistency: Branch -> BrFrm, BranchMisc -> BrMiscFrm.  
						
						... 
						
						
						
						- Consolidate instruction formats.
- Other clean up.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@58808  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2008-11-06 17:48:05 +00:00 
						 
				 
			
				
					
						
							
							
								Evan Cheng 
							
						 
					 
					
						
						
							
						
						d87293ce78 
					 
					
						
						
							
							Remove opcode from instruction TS flags; add MOVCC support; fix addrmode3 encoding bug.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@58800  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2008-11-06 08:47:38 +00:00 
						 
				 
			
				
					
						
							
							
								Evan Cheng 
							
						 
					 
					
						
						
							
						
						eb4f52eb62 
					 
					
						
						
							
							Handle smul<x><y>, smulw<y>, smla<x><y>, smlaw<y>.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@58793  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2008-11-06 03:35:07 +00:00 
						 
				 
			
				
					
						
							
							
								Evan Cheng 
							
						 
					 
					
						
						
							
						
						fbc9d412ef 
					 
					
						
						
							
							Fix encoding of multiple instructions with 3 src operands; also handle smmul, smmla, and smmls.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@58789  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2008-11-06 01:21:28 +00:00 
						 
				 
			
				
					
						
							
							
								Evan Cheng 
							
						 
					 
					
						
						
							
						
						edda31c412 
					 
					
						
						
							
							Restructure ARM code emitter to use instruction formats instead of addressing modes to determine how to encode instructions.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@58764  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2008-11-05 18:35:52 +00:00 
						 
				 
			
				
					
						
							
							
								Jim Grosbach 
							
						 
					 
					
						
						
							
						
						0a4b9dc9b1 
					 
					
						
						
							
							Add binary encoding support for multiply instructions. Some blanks left to fill in, but the basics are there.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@58626  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2008-11-03 18:38:31 +00:00 
						 
				 
			
				
					
						
							
							
								Dan Gohman 
							
						 
					 
					
						
						
							
						
						8e8b8a223c 
					 
					
						
						
							
							Const-ify several TargetInstrInfo methods.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@57622  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2008-10-16 01:49:15 +00:00 
						 
				 
			
				
					
						
							
							
								Jim Grosbach 
							
						 
					 
					
						
						
							
						
						cbc47b8934 
					 
					
						
						
							
							need ARM.h for ARMCC definition  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@57261  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2008-10-07 21:01:51 +00:00 
						 
				 
			
				
					
						
							
							
								Jim Grosbach 
							
						 
					 
					
						
						
							
						
						3341262de2 
					 
					
						
						
							
							Encode the conditional execution predicate when JITing.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@57258  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2008-10-07 19:05:35 +00:00 
						 
				 
			
				
					
						
							
							
								Evan Cheng 
							
						 
					 
					
						
						
							
						
						05fc966401 
					 
					
						
						
							
							Revert 56176. All those instruction formats are still needed.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@56180  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2008-09-13 01:35:33 +00:00 
						 
				 
			
				
					
						
							
							
								Evan Cheng 
							
						 
					 
					
						
						
							
						
						a964b7dffe 
					 
					
						
						
							
							Eliminate unnecessary instruction formats.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@56176  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2008-09-12 23:15:39 +00:00 
						 
				 
			
				
					
						
							
							
								Evan Cheng 
							
						 
					 
					
						
						
							
						
						5f1db7bf31 
					 
					
						
						
							
							Rewrite address mode 1 code emission routines.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@56171  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2008-09-12 22:01:15 +00:00 
						 
				 
			
				
					
						
							
							
								Owen Anderson 
							
						 
					 
					
						
						
							
						
						940f83e772 
					 
					
						
						
							
							Make TargetInstrInfo::copyRegToReg return a bool indicating whether the copy requested  
						
						... 
						
						
						
						was inserted or not.  This allows bitcast in fast isel to properly handle the case
where an appropriate reg-to-reg copy is not available.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@55375  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2008-08-26 18:03:31 +00:00 
						 
				 
			
				
					
						
							
							
								Owen Anderson 
							
						 
					 
					
						
						
							
						
						44eb65cf58 
					 
					
						
						
							
							Convert uses of std::vector in TargetInstrInfo to SmallVector.  This change had to be propoagated down into all the targets and up into all clients of this API.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@54802  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2008-08-14 22:49:33 +00:00 
						 
				 
			
				
					
						
							
							
								Owen Anderson 
							
						 
					 
					
						
						
							
						
						f660c171c8 
					 
					
						
						
							
							Make LiveVariables even more optional, by making it optional in the call to TargetInstrInfo::convertToThreeAddressInstruction  
						
						... 
						
						
						
						Also, if LV isn't around, then TwoAddr doesn't need to be updating flags, since they won't have been set in the first place.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@53058  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2008-07-02 23:41:07 +00:00