Chad Rosier 
							
						 
					 
					
						
						
							
						
						508a1f4db1 
					 
					
						
						
							
							Check to make sure we can select the instruction before trying to put the  
						
						... 
						
						
						
						operands into a register.  Otherwise, we may materialize dead code.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@144805  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2011-11-16 18:39:44 +00:00 
						 
				 
			
				
					
						
							
							
								Chad Rosier 
							
						 
					 
					
						
						
							
						
						f56c60b571 
					 
					
						
						
							
							Add FIXME comment.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@144743  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2011-11-16 00:32:20 +00:00 
						 
				 
			
				
					
						
							
							
								Jay Foad 
							
						 
					 
					
						
						
							
						
						d9190c0f14 
					 
					
						
						
							
							Remove some unnecessary includes of PseudoSourceValue.h.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@144631  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2011-11-15 07:24:32 +00:00 
						 
				 
			
				
					
						
							
							
								Chad Rosier 
							
						 
					 
					
						
						
							
						
						2c42b8c912 
					 
					
						
						
							
							Supporting inline memmove isn't going to be worthwhile.  The only way to avoid  
						
						... 
						
						
						
						violating a dependency is to emit all loads prior to stores.  This would likely
cause a great deal of spillage offsetting any potential gains.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@144585  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2011-11-14 23:04:09 +00:00 
						 
				 
			
				
					
						
							
							
								Chad Rosier 
							
						 
					 
					
						
						
							
						
						909cb4f2f2 
					 
					
						
						
							
							Add support for inlining small memcpys.  
						
						... 
						
						
						
						rdar://10412592
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@144578  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2011-11-14 22:46:17 +00:00 
						 
				 
			
				
					
						
							
							
								Chad Rosier 
							
						 
					 
					
						
						
							
						
						e489af8dce 
					 
					
						
						
							
							Fix a performance regression from r144565. Positive offsets were being lowered  
						
						... 
						
						
						
						into registers, rather then encoded directly in the load/store.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@144576  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2011-11-14 22:34:48 +00:00 
						 
				 
			
				
					
						
							
							
								Chad Rosier 
							
						 
					 
					
						
						
							
						
						57b2997966 
					 
					
						
						
							
							Add support for Thumb load/stores with negative offsets.  
						
						... 
						
						
						
						rdar://10412592
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@144565  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2011-11-14 20:22:27 +00:00 
						 
				 
			
				
					
						
							
							
								Chad Rosier 
							
						 
					 
					
						
						
							
						
						dc9205d9c2 
					 
					
						
						
							
							Add support for ARM halfword load/stores and signed byte loads with negative  
						
						... 
						
						
						
						offsets.
rdar://10412592
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@144518  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2011-11-14 04:09:28 +00:00 
						 
				 
			
				
					
						
							
							
								Chad Rosier 
							
						 
					 
					
						
						
							
						
						9eb674880b 
					 
					
						
						
							
							The order in which the predicate is added differs between Thumb and ARM mode.  Fix predicate when in ARM mode and restore SelectIntrinsicCall.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@144494  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2011-11-13 09:44:21 +00:00 
						 
				 
			
				
					
						
							
							
								Chad Rosier 
							
						 
					 
					
						
						
							
						
						a517ab155b 
					 
					
						
						
							
							Temporarily disable SelectIntrinsicCall when in ARM mode. This is causing failures.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@144492  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2011-11-13 05:14:43 +00:00 
						 
				 
			
				
					
						
							
							
								Chad Rosier 
							
						 
					 
					
						
						
							
						
						5be833de76 
					 
					
						
						
							
							Fix comments.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@144490  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2011-11-13 04:25:02 +00:00 
						 
				 
			
				
					
						
							
							
								Chad Rosier 
							
						 
					 
					
						
						
							
						
						b29b950bf2 
					 
					
						
						
							
							Add support for emitting both signed- and zero-extend loads.  Fix  
						
						... 
						
						
						
						SimplifyAddress to handle either a 12-bit unsigned offset or the ARM +/-imm8
offsets (addressing mode 3).  This enables a load followed by an integer 
extend to be folded into a single load.
For example:
ldrb r1, [r0]       ldrb r1, [r0]
uxtb r2, r1     =>
mov  r3, r2         mov  r3, r1
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@144488  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2011-11-13 02:23:59 +00:00 
						 
				 
			
				
					
						
							
							
								Chad Rosier 
							
						 
					 
					
						
						
							
						
						11add26ec2 
					 
					
						
						
							
							Add support in fast-isel for selecting memset/memcpy/memmove intrinsics.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@144426  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2011-11-11 23:31:03 +00:00 
						 
				 
			
				
					
						
							
							
								Chad Rosier 
							
						 
					 
					
						
						
							
						
						1c47de87c7 
					 
					
						
						
							
							Rename variables to avoid confusion.  No functionallity change intended.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@144377  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2011-11-11 06:27:41 +00:00 
						 
				 
			
				
					
						
							
							
								Chad Rosier 
							
						 
					 
					
						
						
							
						
						a07d3fc693 
					 
					
						
						
							
							Add support for using immediates with select instructions.  
						
						... 
						
						
						
						rdar://10412592
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@144376  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2011-11-11 06:20:39 +00:00 
						 
				 
			
				
					
						
							
							
								Chad Rosier 
							
						 
					 
					
						
						
							
						
						646abbfa30 
					 
					
						
						
							
							When loading a value, treat an i1 as an i8.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@144356  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2011-11-11 02:38:59 +00:00 
						 
				 
			
				
					
						
							
							
								Chad Rosier 
							
						 
					 
					
						
						
							
						
						4e89d97e3a 
					 
					
						
						
							
							Add support for using MVN to materialize negative constants.  
						
						... 
						
						
						
						rdar://10412592
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@144348  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2011-11-11 00:36:21 +00:00 
						 
				 
			
				
					
						
							
							
								Chad Rosier 
							
						 
					 
					
						
						
							
						
						16455ce1a4 
					 
					
						
						
							
							When in ARM mode, LDRH/STRH require special handling of negative offsets.  
						
						... 
						
						
						
						For correctness, disable this for now.
rdar://10418009
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@144316  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2011-11-10 21:09:49 +00:00 
						 
				 
			
				
					
						
							
							
								Chad Rosier 
							
						 
					 
					
						
						
							
						
						6cba97c555 
					 
					
						
						
							
							For immediate encodings of icmp, zero or sign extend first.  Then  
						
						... 
						
						
						
						determine if the value is negative and flip the sign accordingly.
rdar://10422026
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@144258  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2011-11-10 01:30:39 +00:00 
						 
				 
			
				
					
						
							
							
								Chad Rosier 
							
						 
					 
					
						
						
							
						
						7346347674 
					 
					
						
						
							
							The ARM LDRH/STRH instructions use a +/-imm8 encoding, not an imm12.  
						
						... 
						
						
						
						rdar://10418009
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@144213  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2011-11-09 21:30:12 +00:00 
						 
				 
			
				
					
						
							
							
								Chad Rosier 
							
						 
					 
					
						
						
							
						
						2f2fe417f9 
					 
					
						
						
							
							Add support for encoding immediates in icmp and fcmp.  Hopefully, this will  
						
						... 
						
						
						
						remove a fair number of unnecessary materialized constants.
rdar://10412592
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@144163  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2011-11-09 03:22:02 +00:00 
						 
				 
			
				
					
						
							
							
								Chad Rosier 
							
						 
					 
					
						
						
							
						
						66dc8ca04b 
					 
					
						
						
							
							ARMFastISel doesn't support thumb1.  Rename isThumb to isThumb2 to reflect this.  
						
						... 
						
						
						
						No functional change intended.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@144122  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2011-11-08 21:12:00 +00:00 
						 
				 
			
				
					
						
							
							
								Chad Rosier 
							
						 
					 
					
						
						
							
						
						0eff39f2e2 
					 
					
						
						
							
							Enable support for returning i1, i8, and i16.  Nothing special todo as it's the  
						
						... 
						
						
						
						callee's responsibility to sign or zero-extend the return value.  The additional
test case just checks to make sure the calls are selected (i.e., -fast-isel-abort
doesn't assert).
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@144047  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2011-11-08 00:03:32 +00:00 
						 
				 
			
				
					
						
							
							
								Chad Rosier 
							
						 
					 
					
						
						
							
						
						42536af5ce 
					 
					
						
						
							
							Add support for passing i1, i8, and i16 call parameters.  Also, be sure to  
						
						... 
						
						
						
						zero-extend the constant integer encoding.  Test case provides testing for
both call parameters and materialization of i1, i8, and i16 types.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@143821  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2011-11-05 20:16:15 +00:00 
						 
				 
			
				
					
						
							
							
								Chad Rosier 
							
						 
					 
					
						
						
							
						
						451afbc6a2 
					 
					
						
						
							
							Cannot create a result register for non-legal types.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@143749  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2011-11-04 23:45:39 +00:00 
						 
				 
			
				
					
						
							
							
								Chad Rosier 
							
						 
					 
					
						
						
							
						
						a4e07270bc 
					 
					
						
						
							
							When materializing an i32, SExt vs ZExt doesn't matter when we're trying to fit  
						
						... 
						
						
						
						in a 16-bit immediate.  However, for the shorter non-legal types (i.e., i1, i8,
i16) we should not sign-extend.  This prevents us from materializing things
such as 'true' (i.e., i1 1).
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@143743  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2011-11-04 23:09:49 +00:00 
						 
				 
			
				
					
						
							
							
								Chad Rosier 
							
						 
					 
					
						
						
							
						
						44e895761f 
					 
					
						
						
							
							Enable support for materializing i1, i8, and i16 integers via move immediate.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@143739  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2011-11-04 22:29:00 +00:00 
						 
				 
			
				
					
						
							
							
								Chad Rosier 
							
						 
					 
					
						
						
							
						
						8e4a2e4f73 
					 
					
						
						
							
							Indentation.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@143670  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2011-11-04 00:58:10 +00:00 
						 
				 
			
				
					
						
							
							
								Chad Rosier 
							
						 
					 
					
						
						
							
						
						f470cbbad2 
					 
					
						
						
							
							Add fast-isel support for returning i1, i8, and i16.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@143669  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2011-11-04 00:50:21 +00:00 
						 
				 
			
				
					
						
							
							
								Chad Rosier 
							
						 
					 
					
						
						
							
						
						463fe24f1d 
					 
					
						
						
							
							Add support for sign-extending non-legal types in SelectSIToFP().  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@143603  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2011-11-03 02:04:59 +00:00 
						 
				 
			
				
					
						
							
							
								Chad Rosier 
							
						 
					 
					
						
						
							
						
						e07cd5e40a 
					 
					
						
						
							
							Add support for comparing integer non-legal types.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@143559  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2011-11-02 18:08:25 +00:00 
						 
				 
			
				
					
						
							
							
								Chad Rosier 
							
						 
					 
					
						
						
							
						
						87633026d6 
					 
					
						
						
							
							Factor out an EmitIntExt function.  No functionality change intended.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@143547  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2011-11-02 17:20:24 +00:00 
						 
				 
			
				
					
						
							
							
								Chad Rosier 
							
						 
					 
					
						
						
							
						
						0d7b231c9b 
					 
					
						
						
							
							Factor out a SelectTrunc function.  No functionality change intended.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@143523  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2011-11-02 00:18:48 +00:00 
						 
				 
			
				
					
						
							
							
								Chad Rosier 
							
						 
					 
					
						
						
							
						
						6d64b3adab 
					 
					
						
						
							
							A branch predicated on a constant can just FastEmit an unconditional branch.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@143086  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2011-10-27 00:21:16 +00:00 
						 
				 
			
				
					
						
							
							
								Chad Rosier 
							
						 
					 
					
						
						
							
						
						8ff2664f2f 
					 
					
						
						
							
							Add a TODO comment.  FastISel works by parsing each basic block from the bottom  
						
						... 
						
						
						
						up.  Thus, improving the support for compares is goodness because it increases
the number of terminator instructions we can handle.  This creates many more 
opportunities for target specific fast-isel.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@143079  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2011-10-26 23:34:37 +00:00 
						 
				 
			
				
					
						
							
							
								Chad Rosier 
							
						 
					 
					
						
						
							
						
						ade620065d 
					 
					
						
						
							
							Factor a little more code into EmitCmp, which should have been done in the first  
						
						... 
						
						
						
						place.  No functional change intended.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@143078  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2011-10-26 23:25:44 +00:00 
						 
				 
			
				
					
						
							
							
								Chad Rosier 
							
						 
					 
					
						
						
							
						
						75698f346f 
					 
					
						
						
							
							Use EmitCmp in SelectBranch.  No functional change intended.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@143076  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2011-10-26 23:17:28 +00:00 
						 
				 
			
				
					
						
							
							
								Chad Rosier 
							
						 
					 
					
						
						
							
						
						530f7cefd3 
					 
					
						
						
							
							Factor out an EmitCmp function that can be used by both SelectCmp and  
						
						... 
						
						
						
						SelectBranch.  No functional change intended.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@143072  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2011-10-26 22:47:55 +00:00 
						 
				 
			
				
					
						
							
							
								Chad Rosier 
							
						 
					 
					
						
						
							
						
						3a7572ff61 
					 
					
						
						
							
							Add a few FIXME comments.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@142299  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2011-10-17 22:54:23 +00:00 
						 
				 
			
				
					
						
							
							
								Bill Wendling 
							
						 
					 
					
						
						
							
						
						5bb779976a 
					 
					
						
						
							
							Switch over to using ARMConstantPoolConstant for global variables, functions,  
						
						... 
						
						
						
						and block addresses.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@140936  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2011-10-01 08:00:54 +00:00 
						 
				 
			
				
					
						
							
							
								Jim Grosbach 
							
						 
					 
					
						
						
							
						
						4ebbf7b8a8 
					 
					
						
						
							
							ARM fix encoding of VMOV.f32 and VMOV.f64 immediates.  
						
						... 
						
						
						
						Encode the immediate into its 8-bit form as part of isel rather than later,
which simplifies things for mapping the encoding bits, allows the removal
of the custom disassembler decoding hook, makes the operand printer trivial,
and prepares things more cleanly for handling these in the asm parser.
rdar://10211428
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@140834  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2011-09-30 00:50:06 +00:00 
						 
				 
			
				
					
						
							
							
								Jim Grosbach 
							
						 
					 
					
						
						
							
						
						b04546ff5b 
					 
					
						
						
							
							Tidy up a few 80 column violations.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@139636  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2011-09-13 20:30:37 +00:00 
						 
				 
			
				
					
						
							
							
								Eli Friedman 
							
						 
					 
					
						
						
							
						
						4136d23c48 
					 
					
						
						
							
							Don't fast-isel for atomic load/store; some cases require extra handling missing from fast-isel.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@139044  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2011-09-02 22:33:24 +00:00 
						 
				 
			
				
					
						
							
							
								Chad Rosier 
							
						 
					 
					
						
						
							
						
						dd1e7517b5 
					 
					
						
						
							
							Fixup for functions that return a bool.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@138918  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2011-08-31 23:49:05 +00:00 
						 
				 
			
				
					
						
							
							
								Jim Grosbach 
							
						 
					 
					
						
						
							
						
						d04f6a581c 
					 
					
						
						
							
							[SU]XT[BH] are only available on ARMv6 and up.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@138373  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2011-08-23 20:53:08 +00:00 
						 
				 
			
				
					
						
							
							
								Jim Grosbach 
							
						 
					 
					
						
						
							
						
						c5a8c861c9 
					 
					
						
						
							
							ARM extend instructions simplification.  
						
						... 
						
						
						
						Refactor the SXTB, SXTH, SXTB16, UXTB, UXTH, and UXTB16 instructions to not
have an 'r' and an 'r_rot' version, but just a single version with a rotate
that can be zero. Use plain Pat<>'s for the ISel of the non-rotated version.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@136225  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2011-07-27 16:47:19 +00:00 
						 
				 
			
				
					
						
							
							
								Evan Cheng 
							
						 
					 
					
						
						
							
						
						ee04a6d3a4 
					 
					
						
						
							
							Sink ARMMCExpr and ARMAddressingModes into MC layer. First step to separate ARM MC code from target.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@135636  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2011-07-20 23:34:39 +00:00 
						 
				 
			
				
					
						
							
							
								Chris Lattner 
							
						 
					 
					
						
						
							
						
						db125cfaf5 
					 
					
						
						
							
							land David Blaikie's patch to de-constify Type, with a few tweaks.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@135375  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2011-07-18 04:54:35 +00:00 
						 
				 
			
				
					
						
							
							
								Evan Cheng 
							
						 
					 
					
						
						
							
						
						d5b03f252c 
					 
					
						
						
							
							Move CallFrameSetupOpcode and CallFrameDestroyOpcode to TargetInstrInfo.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@134030  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2011-06-28 21:14:33 +00:00 
						 
				 
			
				
					
						
							
							
								Evan Cheng 
							
						 
					 
					
						
						
							
						
						e837dead3c 
					 
					
						
						
							
							- Rename TargetInstrDesc, TargetOperandInfo to MCInstrDesc and MCOperandInfo and  
						
						... 
						
						
						
						sink them into MC layer.
- Added MCInstrInfo, which captures the tablegen generated static data. Chang
TargetInstrInfo so it's based off MCInstrInfo.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@134021  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2011-06-28 19:10:37 +00:00