Anton Korobeynikov 
							
						 
					 
					
						
						
							
						
						e516379d2a 
					 
					
						
						
							
							ARM assembler stuff is crazy: for .setfp positive values of offset corresponds to "add" instruction, not to "sub" as in .pad case  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@127106  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2011-03-05 18:44:00 +00:00 
						 
				 
			
				
					
						
							
							
								Anton Korobeynikov 
							
						 
					 
					
						
						
							
						
						b3fcc06d21 
					 
					
						
						
							
							In Thumb1 mode the constant might be materialized via the load from constpool. Emit unwinding information in case when this load from constpool is used to change the stack pointer in the prologue.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@127105  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2011-03-05 18:43:55 +00:00 
						 
				 
			
				
					
						
							
							
								Anton Korobeynikov 
							
						 
					 
					
						
						
							
						
						3daccd82d3 
					 
					
						
						
							
							Implement frame unwinding information emission for Thumb1. Not finished yet because there is no way given the constpool index to examine the actual entry: the reason is clones inserted by constant island pass, which are not tracked at all! The only connection is done during asmprinting time via magic label names which is really gross and needs to be eventually fixed.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@127104  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2011-03-05 18:43:50 +00:00 
						 
				 
			
				
					
						
							
							
								Anton Korobeynikov 
							
						 
					 
					
						
						
							
						
						7a764168b9 
					 
					
						
						
							
							Add unwind information emission for thumb stuff  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@127103  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2011-03-05 18:43:43 +00:00 
						 
				 
			
				
					
						
							
							
								Anton Korobeynikov 
							
						 
					 
					
						
						
							
						
						57caad7a33 
					 
					
						
						
							
							Preliminary support for ARM frame save directives emission via MI flags.  
						
						... 
						
						
						
						This is just very first approximation how the stuff should be done
(e.g. ARM-only for now). More to follow.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@127101  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2011-03-05 18:43:32 +00:00 
						 
				 
			
				
					
						
							
							
								Renato Golin 
							
						 
					 
					
						
						
							
						
						e89a05337a 
					 
					
						
						
							
							Fixing a bug when printing fpu text to object file. Patch by Mans Rullgard.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@126882  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2011-03-02 21:20:09 +00:00 
						 
				 
			
				
					
						
							
							
								Renato Golin 
							
						 
					 
					
						
						
							
						
						728ff0db78 
					 
					
						
						
							
							Fix .fpu printing in ARM assembly, regarding bug  http://llvm.org/bugs/show_bug.cgi?id=8931  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@126689  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2011-02-28 22:04:27 +00:00 
						 
				 
			
				
					
						
							
							
								Jason W Kim 
							
						 
					 
					
						
						
							
						
						c046d64f1b 
					 
					
						
						
							
							ARM/MC/ELF Lowercase .cpu attributes in .s, but make them uppercase in .o  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@125025  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2011-02-07 19:07:11 +00:00 
						 
				 
			
				
					
						
							
							
								Jason W Kim 
							
						 
					 
					
						
						
							
						
						f009a961ca 
					 
					
						
						
							
							Rework some .ARM.attribute work for improved gcc compatibility.  
						
						... 
						
						
						
						Unified EmitTextAttribute for both Asm and Obj emission (.cpu only)
Added necessary cortex-A8 related attrs for codegen compat tests.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@124995  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2011-02-07 00:49:53 +00:00 
						 
				 
			
				
					
						
							
							
								Evan Cheng 
							
						 
					 
					
						
						
							
						
						53519f015e 
					 
					
						
						
							
							Last round of fixes for movw + movt global address codegen.  
						
						... 
						
						
						
						1. Fixed ARM pc adjustment.
2. Fixed dynamic-no-pic codegen
3. CSE of pc-relative load of global addresses.
It's now enabled by default for Darwin.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@123991  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2011-01-21 18:55:51 +00:00 
						 
				 
			
				
					
						
							
							
								Evan Cheng 
							
						 
					 
					
						
						
							
						
						5de5d4b6d0 
					 
					
						
						
							
							Materialize GA addresses with movw + movt pairs for Darwin in PIC mode. e.g.  
						
						... 
						
						
						
						movw    r0, :lower16:(L_foo$non_lazy_ptr-(LPC0_0+4))
        movt    r0, :upper16:(L_foo$non_lazy_ptr-(LPC0_0+4))
LPC0_0:
        add     r0, pc, r0
It's not yet enabled by default as some tests are failing. I suspect bugs in
down stream tools.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@123619  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2011-01-17 08:03:18 +00:00 
						 
				 
			
				
					
						
							
							
								Jason W Kim 
							
						 
					 
					
						
						
							
						
						650b7d76af 
					 
					
						
						
							
							JimG sez: "The value-kinds look like masks, but they're not consistently used  
						
						... 
						
						
						
						that way, unfortunately. If you want to change them to work additively instead
of a one-variant-kind-per-symbolref, that's great and I completely agree it's
worth doing, but it really should be a separate patch. Until then, this isn't
correct."
So I am reverting this bit until a more opportune time.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@123340  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2011-01-12 23:21:49 +00:00 
						 
				 
			
				
					
						
							
							
								Jason W Kim 
							
						 
					 
					
						
						
							
						
						86a97f2e4d 
					 
					
						
						
							
							1. Support ELF pcrel relocations for movw/movt:  
						
						... 
						
						
						
						R_ARM_MOVT_PREL and R_ARM_MOVW_PREL_NC.
2. Fix minor bug in ARMAsmPrinter - treat bitfield flag as a bitfield, not an enum.
3. Add support for 3 new elf section types (no-ops)
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@123294  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2011-01-12 00:19:25 +00:00 
						 
				 
			
				
					
						
							
							
								Evan Cheng 
							
						 
					 
					
						
						
							
						
						b72d2a92b7 
					 
					
						
						
							
							Clean up ARM subtarget code by using Triple ADT.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@123276  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2011-01-11 21:46:47 +00:00 
						 
				 
			
				
					
						
							
							
								Anton Korobeynikov 
							
						 
					 
					
						
						
							
						
						4d72860835 
					 
					
						
						
							
							Model operand restrictions of mul-like instructions on ARMv5 via  
						
						... 
						
						
						
						earlyclobber stuff. This should fix PRs 2313 and 8157.
Unfortunately, no testcase, since it'd be dependent on register
assignments.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@122663  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2011-01-01 20:38:38 +00:00 
						 
				 
			
				
					
						
							
							
								Bill Wendling 
							
						 
					 
					
						
						
							
						
						a68a4fdf37 
					 
					
						
						
							
							r120333 changed the opcode for the Thumb1 stuff from ARM::tMOVr to  
						
						... 
						
						
						
						ARM::tMOVgpr2gpr. But this check didn't change. As a result, we were getting
misaligned references to the jump table from an ADR instruction.
There is a test case, but unfortunately it's sensitive to random code changes.
<rdar://problem/8782223>
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@122131  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2010-12-18 02:13:59 +00:00 
						 
				 
			
				
					
						
							
							
								Bob Wilson 
							
						 
					 
					
						
						
							
						
						9bb43e1675 
					 
					
						
						
							
							Avoid report_fatal_error in ARM's PrintAsmOperand method.  
						
						... 
						
						
						
						The standard error handling in AsmPrinter::EmitInlineAsm handles this much
better, so just use it.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@122100  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2010-12-17 23:06:42 +00:00 
						 
				 
			
				
					
						
							
							
								Jim Grosbach 
							
						 
					 
					
						
						
							
						
						3efad8fad4 
					 
					
						
						
							
							Pseudo-ize the Thumb1 tBfar pattern. rdar://8777974  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@121990  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2010-12-16 19:11:16 +00:00 
						 
				 
			
				
					
						
							
							
								Jim Grosbach 
							
						 
					 
					
						
						
							
						
						d40963c406 
					 
					
						
						
							
							Add support for MC-ized encoding of tLEApcrel and tLEApcrelJT. rdar://8755755  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@121798  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2010-12-14 22:28:03 +00:00 
						 
				 
			
				
					
						
							
							
								Jim Grosbach 
							
						 
					 
					
						
						
							
						
						40edf73a62 
					 
					
						
						
							
							Refactor a bit for legibility.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@121790  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2010-12-14 21:10:47 +00:00 
						 
				 
			
				
					
						
							
							
								Jim Grosbach 
							
						 
					 
					
						
						
							
						
						eb61272150 
					 
					
						
						
							
							Make sure to propagate the predicate operands for LEApcrel to ADR.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@121788  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2010-12-14 20:45:47 +00:00 
						 
				 
			
				
					
						
							
							
								Bill Wendling 
							
						 
					 
					
						
						
							
						
						f4caf69720 
					 
					
						
						
							
							The tLDR et al instructions were emitting either a reg/reg or reg/imm  
						
						... 
						
						
						
						instruction based on the t_addrmode_s# mode and what it returned. There is some
obvious badness to this. In particular, it's hard to do MC-encoding when the
instruction may change out from underneath you after the t_addrmode_s# variable
is finally resolved.
The solution is to revert a long-ago change that merged the reg/reg and reg/imm
versions. There is the addition of several new addressing modes. They no longer
have extraneous operands associated with them. I.e., if it's reg/reg we don't
have to have a dummy zero immediate tacked on to the SDNode.
There are some obvious cleanups here, which will happen shortly.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@121747  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2010-12-14 03:36:38 +00:00 
						 
				 
			
				
					
						
							
							
								Owen Anderson 
							
						 
					 
					
						
						
							
						
						a838a25d59 
					 
					
						
						
							
							Second attempt at make Thumb2 LEAs pseudos.  This time, perform the lowering much later, which makes the entire  
						
						... 
						
						
						
						process cleaner.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@121735  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2010-12-14 00:36:49 +00:00 
						 
				 
			
				
					
						
							
							
								Jim Grosbach 
							
						 
					 
					
						
						
							
						
						766a63d20e 
					 
					
						
						
							
							Add a textual message to the assert.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@121349  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2010-12-09 01:23:51 +00:00 
						 
				 
			
				
					
						
							
							
								Jim Grosbach 
							
						 
					 
					
						
						
							
						
						9702e6075c 
					 
					
						
						
							
							Add a sanity check assert() for t2ADD/SUBrSPi instructions that they really are  
						
						... 
						
						
						
						referencing the stack pointer as they say they are.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@121347  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2010-12-09 01:22:19 +00:00 
						 
				 
			
				
					
						
							
							
								Jim Grosbach 
							
						 
					 
					
						
						
							
						
						dff84b0325 
					 
					
						
						
							
							Add support for binary encoding of ARM 'adr' instructions referencing constant  
						
						... 
						
						
						
						pool entries (LEApcrel pseudo). Ongoing saga of rdar://8542291.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@120635  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2010-12-02 00:28:45 +00:00 
						 
				 
			
				
					
						
							
							
								Jim Grosbach 
							
						 
					 
					
						
						
							
						
						5d14f9be7b 
					 
					
						
						
							
							Refactor LEApcrelJT as a pseudo-instructionlowered to a cannonical ADR  
						
						... 
						
						
						
						instruction at MC lowering. Add binary encoding information for the ADR,
including fixup data for the label operand.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@120594  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2010-12-01 19:47:31 +00:00 
						 
				 
			
				
					
						
							
							
								Jim Grosbach 
							
						 
					 
					
						
						
							
						
						baf120fbe8 
					 
					
						
						
							
							Move the ARMAsmPrinter class defintiion into a header file.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@120551  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2010-12-01 03:45:07 +00:00 
						 
				 
			
				
					
						
							
							
								Jim Grosbach 
							
						 
					 
					
						
						
							
						
						2e812e1635 
					 
					
						
						
							
							Pseudo-ize ARM MOVPCRX  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@120442  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2010-11-30 18:56:36 +00:00 
						 
				 
			
				
					
						
							
							
								Jim Grosbach 
							
						 
					 
					
						
						
							
						
						a0d2c8a40f 
					 
					
						
						
							
							Pseudo-ize BX_CALL and friends. Remove dead instruction format classes.  
						
						... 
						
						
						
						rdar://8685712
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@120438  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2010-11-30 18:30:19 +00:00 
						 
				 
			
				
					
						
							
							
								Bill Wendling 
							
						 
					 
					
						
						
							
						
						6e46d84eea 
					 
					
						
						
							
							s/ARM::BRIND/ARM::BX/g to coincide with r120366.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@120371  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2010-11-30 00:48:15 +00:00 
						 
				 
			
				
					
						
							
							
								Jim Grosbach 
							
						 
					 
					
						
						
							
						
						5ca66696e7 
					 
					
						
						
							
							Pseudo-ize Thumb2 jump tables with explicit MC lowering to the raw  
						
						... 
						
						
						
						instructions. This simplifies instruction printing and disassembly.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@120333  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2010-11-29 22:37:40 +00:00 
						 
				 
			
				
					
						
							
							
								Jim Grosbach 
							
						 
					 
					
						
						
							
						
						d092a87ba3 
					 
					
						
						
							
							Rename t2 TBB and TBH instructions to reference that they encode the jump table  
						
						... 
						
						
						
						data. Next up, pseudo-izing them.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@120320  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2010-11-29 21:28:32 +00:00 
						 
				 
			
				
					
						
							
							
								Jim Grosbach 
							
						 
					 
					
						
						
							
						
						f1aa47dc1a 
					 
					
						
						
							
							ARM Pseudo-ize tBR_JTr.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@120310  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2010-11-29 19:32:47 +00:00 
						 
				 
			
				
					
						
							
							
								Jim Grosbach 
							
						 
					 
					
						
						
							
						
						2dc7768d73 
					 
					
						
						
							
							Switch ARM BR_JTm and BR_JTr instructions to be MC-expanded pseudos.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@120303  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2010-11-29 18:37:44 +00:00 
						 
				 
			
				
					
						
							
							
								Jim Grosbach 
							
						 
					 
					
						
						
							
						
						f8dabac604 
					 
					
						
						
							
							Make the ARM BR_JTadd instruction an explicit pseudo and lower it properly  
						
						... 
						
						
						
						in the MC lowering process.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@119559  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2010-11-17 21:05:55 +00:00 
						 
				 
			
				
					
						
							
							
								Jim Grosbach 
							
						 
					 
					
						
						
							
						
						11bbeecdf1 
					 
					
						
						
							
							Add FIXMEs.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@119167  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2010-11-15 18:36:48 +00:00 
						 
				 
			
				
					
						
							
							
								Chris Lattner 
							
						 
					 
					
						
						
							
						
						2ac190238e 
					 
					
						
						
							
							add fields to the .td files unconditionally, simplifying tblgen a bit.  
						
						... 
						
						
						
						Switch the ARM backend to use 'let' instead of 'set' with this change.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@119120  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2010-11-15 05:19:05 +00:00 
						 
				 
			
				
					
						
							
							
								Chris Lattner 
							
						 
					 
					
						
						
							
						
						30e2cc254b 
					 
					
						
						
							
							rename LowerToMCInst -> LowerARMMachineInstrToMCInst.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@119071  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2010-11-14 21:00:02 +00:00 
						 
				 
			
				
					
						
							
							
								Chris Lattner 
							
						 
					 
					
						
						
							
						
						1612a619f1 
					 
					
						
						
							
							even more simplifications.  ARM MCInstLowering  is now just  
						
						... 
						
						
						
						a single function instead of a class.  It doesn't need the
complexity that X86 does.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@119070  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2010-11-14 20:58:38 +00:00 
						 
				 
			
				
					
						
							
							
								Chris Lattner 
							
						 
					 
					
						
						
							
						
						112f2390e1 
					 
					
						
						
							
							simplify and tidy up  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@119066  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2010-11-14 20:31:06 +00:00 
						 
				 
			
				
					
						
							
							
								Jim Grosbach 
							
						 
					 
					
						
						
							
						
						7c7ddb21c3 
					 
					
						
						
							
							Simplify and clean up MC symbol lookup for ARM constant pool values. This fixes  
						
						... 
						
						
						
						double quoting of ObjC symbol names in constant pool entries.
rdar://8652107
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@118688  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2010-11-10 17:59:10 +00:00 
						 
				 
			
				
					
						
							
							
								Jim Grosbach 
							
						 
					 
					
						
						
							
						
						2c4d5125c7 
					 
					
						
						
							
							Update ARMConstantPoolValue to not use a modifier string. Use an explicit  
						
						... 
						
						
						
						VariantKind marker to indicate the additional information necessary. Update
MC to handle the new Kinds. rdar://8647623
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@118671  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2010-11-10 03:26:07 +00:00 
						 
				 
			
				
					
						
							
							
								Jim Grosbach 
							
						 
					 
					
						
						
							
						
						3a2429a86c 
					 
					
						
						
							
							Change the ARMConstantPoolValue modifier string to an enumeration. This will  
						
						... 
						
						
						
						help in MC'izing the references that use them.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@118633  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2010-11-09 21:36:17 +00:00 
						 
				 
			
				
					
						
							
							
								Jim Grosbach 
							
						 
					 
					
						
						
							
						
						c9962aca8f 
					 
					
						
						
							
							Handle ARM constant pool values that need an explicit reference to the '.'  
						
						... 
						
						
						
						pseudo-label. (TLS stuff).
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@118609  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2010-11-09 19:40:22 +00:00 
						 
				 
			
				
					
						
							
							
								Jim Grosbach 
							
						 
					 
					
						
						
							
						
						5df08d8f55 
					 
					
						
						
							
							Further MCize ARM constant pool values. This allows basic PIC references for  
						
						... 
						
						
						
						object file emission.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@118601  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2010-11-09 18:45:04 +00:00 
						 
				 
			
				
					
						
							
							
								Dale Johannesen 
							
						 
					 
					
						
						
							
						
						7179d1e5c0 
					 
					
						
						
							
							Revert 118422 in search of bot verdancy.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@118429  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2010-11-08 19:17:22 +00:00 
						 
				 
			
				
					
						
							
							
								Jason W Kim 
							
						 
					 
					
						
						
							
						
						69ad7138b7 
					 
					
						
						
							
							Support -mcpu=cortex-a8 in ARM attributes - Has Fixme. 1 Test modified.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@118422  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2010-11-08 17:58:07 +00:00 
						 
				 
			
				
					
						
							
							
								Jim Grosbach 
							
						 
					 
					
						
						
							
						
						ce79299f78 
					 
					
						
						
							
							MC'ize the '.code 16' and '.thumb_func' ARM directives.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@118301  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2010-11-05 22:08:08 +00:00 
						 
				 
			
				
					
						
							
							
								Jim Grosbach 
							
						 
					 
					
						
						
							
						
						8da0a5785c 
					 
					
						
						
							
							MC'ize simple ARMConstantValue entry emission (with a FIXME).  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@118295  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2010-11-05 20:34:24 +00:00