Jim Grosbach 
							
						 
					 
					
						
						
							
						
						c67b556b5b 
					 
					
						
						
							
							nand atomic requires opposite operand ordering  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@91371  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-12-15 00:12:35 +00:00 
						 
				 
			
				
					
						
							
							
								Jim Grosbach 
							
						 
					 
					
						
						
							
						
						7c03dbd8ed 
					 
					
						
						
							
							Add ARMv6 memory and sync barrier instructions  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@91329  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-12-14 21:24:16 +00:00 
						 
				 
			
				
					
						
							
							
								Jim Grosbach 
							
						 
					 
					
						
						
							
						
						a36c8f2c2e 
					 
					
						
						
							
							Thumb2 atomic operations  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@91321  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-12-14 20:14:59 +00:00 
						 
				 
			
				
					
						
							
							
								Jim Grosbach 
							
						 
					 
					
						
						
							
						
						c3c2354ec9 
					 
					
						
						
							
							atomic binary operations up to 32-bits wide.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@91260  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-12-14 04:22:04 +00:00 
						 
				 
			
				
					
						
							
							
								Jim Grosbach 
							
						 
					 
					
						
						
							
						
						e801dc4a7b 
					 
					
						
						
							
							Framework for atomic binary operations. The emitter for the pseudo instructions  
						
						... 
						
						
						
						just issues an error for the moment. The front end won't yet generate these
intrinsics for ARM, so this is behind the scenes until complete.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@91200  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-12-12 01:40:06 +00:00 
						 
				 
			
				
					
						
							
							
								Jim Grosbach 
							
						 
					 
					
						
						
							
						
						5278eb802f 
					 
					
						
						
							
							Rough first pass at compare_and_swap atomic builtins for ARM mode. Work in progress.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@91090  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-12-11 01:42:04 +00:00 
						 
				 
			
				
					
						
							
							
								Jim Grosbach 
							
						 
					 
					
						
						
							
						
						3728e96a6c 
					 
					
						
						
							
							Add memory barrier intrinsic support for ARM. Moving towards adding the atomic operations intrinsics.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@91003  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-12-10 00:11:09 +00:00 
						 
				 
			
				
					
						
							
							
								Evan Cheng 
							
						 
					 
					
						
						
							
						
						d831cda3e7 
					 
					
						
						
							
							- Support inline asm 'w' constraint for 128-bit vector types.  
						
						... 
						
						
						
						- Also support the 'q' NEON registers asm code.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@90894  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-12-08 23:06:22 +00:00 
						 
				 
			
				
					
						
							
							
								Bob Wilson 
							
						 
					 
					
						
						
							
						
						324f4f1633 
					 
					
						
						
							
							Recognize canonical forms of vector shuffles where the same vector is used for  
						
						... 
						
						
						
						both source operands.  In the canonical form, the 2nd operand is changed to an
undef and the shuffle mask is adjusted to only reference elements from the 1st
operand.  Radar 7434842.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@90417  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-12-03 06:40:55 +00:00 
						 
				 
			
				
					
						
							
							
								Anton Korobeynikov 
							
						 
					 
					
						
						
							
						
						5cdc3a949a 
					 
					
						
						
							
							Materialize global addresses via movt/movw pair, this is always better  
						
						... 
						
						
						
						than doing the same via constpool:
1. Load from constpool costs 3 cycles on A9, movt/movw pair - just 2.
2. Load from constpool might stall up to 300 cycles due to cache miss.
3. Movt/movw does not use load/store unit.
4. Less constpool entries => better compiler performance.
This is only enabled on ELF systems, since darwin does not have needed
relocations (yet).
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@89720  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-11-24 00:44:37 +00:00 
						 
				 
			
				
					
						
							
							
								Dan Gohman 
							
						 
					 
					
						
						
							
						
						735afe14ee 
					 
					
						
						
							
							Remove ISD::DEBUG_LOC and ISD::DBG_LABEL, which are no longer used.  
						
						... 
						
						
						
						Note that "hasDotLocAndDotFile"-style debug info was already broken;
people wanting this functionality should implement it in the
AsmPrinter/DwarfWriter code.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@89711  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-11-23 23:20:51 +00:00 
						 
				 
			
				
					
						
							
							
								Devang Patel 
							
						 
					 
					
						
						
							
						
						bef8888a91 
					 
					
						
						
							
							We are not using DBG_STOPPOINT anymore.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@89536  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-11-21 02:46:55 +00:00 
						 
				 
			
				
					
						
							
							
								David Greene 
							
						 
					 
					
						
						
							
						
						3f2bf85d14 
					 
					
						
						
							
							Add a bool flag to StackObjects telling whether they reference spill  
						
						... 
						
						
						
						slots.  The AsmPrinter will use this information to determine whether to
print a spill/reload comment.
Remove default argument values.  It's too easy to pass a wrong argument
value when multiple arguments have default values.  Make everything
explicit to trap bugs early.
Update all targets to adhere to the new interfaces..
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@87022  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-11-12 20:49:22 +00:00 
						 
				 
			
				
					
						
							
							
								Evan Cheng 
							
						 
					 
					
						
						
							
						
						06b53c0d51 
					 
					
						
						
							
							isLegalICmpImmediate should take a signed integer; code clean up.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@86964  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-11-12 07:13:11 +00:00 
						 
				 
			
				
					
						
							
							
								Evan Cheng 
							
						 
					 
					
						
						
							
						
						77e4751011 
					 
					
						
						
							
							Add TargetLowering::isLegalICmpImmediate. It tells LSR what immediate can be folded into target icmp instructions.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@86858  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-11-11 19:05:52 +00:00 
						 
				 
			
				
					
						
							
							
								Jim Grosbach 
							
						 
					 
					
						
						
							
						
						e5165490b7 
					 
					
						
						
							
							Use Unified Assembly Syntax for the ARM backend.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@86494  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-11-09 00:11:35 +00:00 
						 
				 
			
				
					
						
							
							
								Evan Cheng 
							
						 
					 
					
						
						
							
						
						e7e0d62efd 
					 
					
						
						
							
							Remove ARMPCLabelIndex from ARMISelLowering. Use ARMFunctionInfo::createConstPoolEntryUId() instead.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@86294  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-11-06 22:24:13 +00:00 
						 
				 
			
				
					
						
							
							
								Bob Wilson 
							
						 
					 
					
						
						
							
						
						b62d257cf5 
					 
					
						
						
							
							Revert previous change to a comment.  The BlockAddresses go in the  
						
						... 
						
						
						
						constant pool so they don't get wrapped separately.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@85844  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-11-03 00:02:05 +00:00 
						 
				 
			
				
					
						
							
							
								Bob Wilson 
							
						 
					 
					
						
						
							
						
						907eebd5a6 
					 
					
						
						
							
							Put BlockAddresses into ARM constant pools.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@85824  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-11-02 20:59:23 +00:00 
						 
				 
			
				
					
						
							
							
								Anton Korobeynikov 
							
						 
					 
					
						
						
							
						
						2ae0eec1c0 
					 
					
						
						
							
							Handle splats of undefs properly. This includes the testcase for PR5364 as well.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@85767  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-11-02 00:12:06 +00:00 
						 
				 
			
				
					
						
							
							
								Jim Grosbach 
							
						 
					 
					
						
						
							
						
						bcf2f2c159 
					 
					
						
						
							
							Expand 64-bit logical shift right inline  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@85687  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-10-31 21:42:19 +00:00 
						 
				 
			
				
					
						
							
							
								Jim Grosbach 
							
						 
					 
					
						
						
							
						
						b4a976c304 
					 
					
						
						
							
							Expand 64-bit arithmetic shift right inline  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@85685  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-10-31 21:00:56 +00:00 
						 
				 
			
				
					
						
							
							
								Jim Grosbach 
							
						 
					 
					
						
						
							
						
						c2b879fcfe 
					 
					
						
						
							
							Expand 64 bit left shift inline rather than using the libcall. For now, this  
						
						... 
						
						
						
						is unconditional. Making it still use the libcall when optimizing for size
would be a good adjustment.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@85675  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-10-31 19:38:01 +00:00 
						 
				 
			
				
					
						
							
							
								Evan Cheng 
							
						 
					 
					
						
						
							
						
						9eda68988e 
					 
					
						
						
							
							It's safe to remat t2LDRpci; Add PseudoSourceValue to load / store's to enable more machine licm. More changes coming.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@85643  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-10-31 03:39:36 +00:00 
						 
				 
			
				
					
						
							
							
								Bob Wilson 
							
						 
					 
					
						
						
							
						
						929ffa2414 
					 
					
						
						
							
							Fix a comment.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@85610  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-10-30 20:13:25 +00:00 
						 
				 
			
				
					
						
							
							
								Rafael Espindola 
							
						 
					 
					
						
						
							
						
						c1382b745f 
					 
					
						
						
							
							This fixes functions like  
						
						... 
						
						
						
						void f (int a1, int a2, int a3, int a4, int a5,...)
In ARMTargetLowering::LowerFormalArguments if the function has 4 or
more regular arguments we used to set VarArgsFrameIndex using an
offset of 0, which is only correct if the function has exactly 4
regular arguments.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@85590  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-10-30 14:33:14 +00:00 
						 
				 
			
				
					
						
							
							
								Bob Wilson 
							
						 
					 
					
						
						
							
						
						ddb16df912 
					 
					
						
						
							
							Add ARM codegen for indirect branches.  
						
						... 
						
						
						
						clang/test/CodeGen/indirect-goto.c runs! (unoptimized)
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@85577  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-10-30 05:45:42 +00:00 
						 
				 
			
				
					
						
							
							
								Evan Cheng 
							
						 
					 
					
						
						
							
						
						c59420867e 
					 
					
						
						
							
							Give ARMISD::EH_SJLJ_LONGJMP and EH_SJLJ_SETJMP names.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@85381  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-10-28 06:55:03 +00:00 
						 
				 
			
				
					
						
							
							
								Evan Cheng 
							
						 
					 
					
						
						
							
						
						39382427f1 
					 
					
						
						
							
							Use fconsts and fconstd to materialize small fp constants.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@85362  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-10-28 01:44:26 +00:00 
						 
				 
			
				
					
						
							
							
								Bob Wilson 
							
						 
					 
					
						
						
							
						
						20d108140e 
					 
					
						
						
							
							Most of the NEON shuffle instructions do not support 64-bit element types.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@84785  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-10-21 21:36:27 +00:00 
						 
				 
			
				
					
						
							
							
								Evan Cheng 
							
						 
					 
					
						
						
							
						
						2095659a85 
					 
					
						
						
							
							Match more patterns to movt.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@84751  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-10-21 08:15:52 +00:00 
						 
				 
			
				
					
						
							
							
								Benjamin Kramer 
							
						 
					 
					
						
						
							
						
						174101e13a 
					 
					
						
						
							
							Random #include pruning.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@84632  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-10-20 11:44:38 +00:00 
						 
				 
			
				
					
						
							
							
								Bob Wilson 
							
						 
					 
					
						
						
							
						
						934f98b536 
					 
					
						
						
							
							Revert svn r80498 and replace it with a different solution.  The only problem  
						
						... 
						
						
						
						I can see with the original code was that I forgot that this runs after
type legalization and hence the result type will always be i32. (Custom
legalization of EXTRACT_VECTOR_ELT is only enabled for vector types with
8- and 16-bit elements.)
Regarding the FIXME comment: any information about sign and zero-extension
should be captured by separate extension operations.  The DAG combiner should
handle those to produce either VGETLANEu or VGETLANEs, and that seems to be
working now.  If there are cases that we're missing, let me know.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@84218  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-10-15 23:12:05 +00:00 
						 
				 
			
				
					
						
							
							
								Bob Wilson 
							
						 
					 
					
						
						
							
						
						e72142aa5b 
					 
					
						
						
							
							More Neon clean-up: avoid the need for custom-lowering vld/st-lane intrinsics  
						
						... 
						
						
						
						by creating TargetConstants during instruction selection instead of during
legalization.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@84042  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-10-13 22:29:24 +00:00 
						 
				 
			
				
					
						
							
							
								Bob Wilson 
							
						 
					 
					
						
						
							
						
						73d64a6fd3 
					 
					
						
						
							
							NEON VLD/VST are now fully implemented.  For operations that expand to  
						
						... 
						
						
						
						multiple instructions, the expansion is done during selection so there is
no need to do anything special during legalization.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@84036  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-10-13 21:55:24 +00:00 
						 
				 
			
				
					
						
							
							
								Anton Korobeynikov 
							
						 
					 
					
						
						
							
						
						249fb339ad 
					 
					
						
						
							
							Add PseudoSourceValues for constpool stuff on ELF (Darwin should use something similar)  
						
						... 
						
						
						
						and register spills.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@83435  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-10-07 00:06:35 +00:00 
						 
				 
			
				
					
						
							
							
								Evan Cheng 
							
						 
					 
					
						
						
							
						
						048e36f536 
					 
					
						
						
							
							getFunctionAlignment should return log2 alignment.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@83242  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-10-02 06:57:25 +00:00 
						 
				 
			
				
					
						
							
							
								Anton Korobeynikov 
							
						 
					 
					
						
						
							
						
						48e1935284 
					 
					
						
						
							
							ARM does not support offset folding (yet). Disable it for now.  
						
						... 
						
						
						
						This fixes PR5031. Unfortunately, there is no small testcase :(
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@82643  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-09-23 19:04:09 +00:00 
						 
				 
			
				
					
						
							
							
								Evan Cheng 
							
						 
					 
					
						
						
							
						
						ce31910eae 
					 
					
						
						
							
							Fix PR4926. When target hook EmitInstrWithCustomInserter() insert new basic blocks and update CFG, it should also inform sdisel of the changes so the phi source operands will come from the right basic blocks.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@82311  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-09-19 09:51:03 +00:00 
						 
				 
			
				
					
						
							
							
								Evan Cheng 
							
						 
					 
					
						
						
							
						
						fb2e752e41 
					 
					
						
						
							
							Enhance EmitInstrWithCustomInserter() so target can specify CFG changes that sdisel will use to properly complete phi nodes.  
						
						... 
						
						
						
						Not functionality change yet.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@82273  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-09-18 21:02:19 +00:00 
						 
				 
			
				
					
						
							
							
								Bob Wilson 
							
						 
					 
					
						
						
							
						
						0696fdf322 
					 
					
						
						
							
							Expand vector floating-point conversions not supported by NEON.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@82074  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-09-16 20:20:44 +00:00 
						 
				 
			
				
					
						
							
							
								Bob Wilson 
							
						 
					 
					
						
						
							
						
						642b329104 
					 
					
						
						
							
							Expand some more vector operations not supported by Neon.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@81969  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-09-16 00:32:15 +00:00 
						 
				 
			
				
					
						
							
							
								Bob Wilson 
							
						 
					 
					
						
						
							
						
						1633076c47 
					 
					
						
						
							
							Neon does not support vector divide or remainder.  Expand them.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@81966  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-09-16 00:17:28 +00:00 
						 
				 
			
				
					
						
							
							
								Bob Wilson 
							
						 
					 
					
						
						
							
						
						74dc72e89b 
					 
					
						
						
							
							Expand all v2f64 arithmetic operations for Neon.  
						
						... 
						
						
						
						Radar 7200803.  (This should also fix the
SingleSource/UnitTests/Vector/sumarray-dbl test.)
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@81959  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-09-15 23:55:57 +00:00 
						 
				 
			
				
					
						
							
							
								Bob Wilson 
							
						 
					 
					
						
						
							
						
						cd3b9a4f17 
					 
					
						
						
							
							Fix pr4939: Change FPCCToARMCC to translate SETOLE to ARMCC::LS.  
						
						... 
						
						
						
						See the bug report for details.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@81397  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-09-09 23:14:54 +00:00 
						 
				 
			
				
					
						
							
							
								Anton Korobeynikov 
							
						 
					 
					
						
						
							
						
						2ba62ef7f2 
					 
					
						
						
							
							Unbreak getOnesVector() / getZeroVector() to use valid ARM extended imm's.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@81262  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-09-08 22:51:43 +00:00 
						 
				 
			
				
					
						
							
							
								Evan Cheng 
							
						 
					 
					
						
						
							
						
						63476a8040 
					 
					
						
						
							
							Reference to hidden symbols do not have to go through non-lazy pointer in non-pic mode. rdar://7187172.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@80904  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-09-03 07:04:02 +00:00 
						 
				 
			
				
					
						
							
							
								Sandeep Patel 
							
						 
					 
					
						
						
							
						
						65c3c8f323 
					 
					
						
						
							
							Retype from unsigned to CallingConv::ID accordingly. Approved by Bob Wilson.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@80773  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-09-02 08:44:58 +00:00 
						 
				 
			
				
					
						
							
							
								Bob Wilson 
							
						 
					 
					
						
						
							
						
						8a3198b770 
					 
					
						
						
							
							Add support for generating code for vst{234}lane intrinsics.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@80707  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-09-01 18:51:56 +00:00 
						 
				 
			
				
					
						
							
							
								Bob Wilson 
							
						 
					 
					
						
						
							
						
						243fcc5a69 
					 
					
						
						
							
							Generate code for vld{234}_lane intrinsics.  
						
						... 
						
						
						
						git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@80656  91177308-0d34-0410-b5e6-96231b3b80d8 
						
						
					 
					
						2009-09-01 04:26:28 +00:00