mirror of
				https://github.com/c64scene-ar/llvm-6502.git
				synced 2025-10-31 08:16:47 +00:00 
			
		
		
		
	git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@207501 91177308-0d34-0410-b5e6-96231b3b80d8
		
			
				
	
	
		
			95 lines
		
	
	
		
			3.9 KiB
		
	
	
	
		
			C++
		
	
	
	
	
	
			
		
		
	
	
			95 lines
		
	
	
		
			3.9 KiB
		
	
	
	
		
			C++
		
	
	
	
	
	
| //===-- XCoreInstrInfo.h - XCore Instruction Information --------*- C++ -*-===//
 | |
| //
 | |
| //                     The LLVM Compiler Infrastructure
 | |
| //
 | |
| // This file is distributed under the University of Illinois Open Source
 | |
| // License. See LICENSE.TXT for details.
 | |
| //
 | |
| //===----------------------------------------------------------------------===//
 | |
| //
 | |
| // This file contains the XCore implementation of the TargetInstrInfo class.
 | |
| //
 | |
| //===----------------------------------------------------------------------===//
 | |
| 
 | |
| #ifndef XCOREINSTRUCTIONINFO_H
 | |
| #define XCOREINSTRUCTIONINFO_H
 | |
| 
 | |
| #include "XCoreRegisterInfo.h"
 | |
| #include "llvm/Target/TargetInstrInfo.h"
 | |
| 
 | |
| #define GET_INSTRINFO_HEADER
 | |
| #include "XCoreGenInstrInfo.inc"
 | |
| 
 | |
| namespace llvm {
 | |
| 
 | |
| class XCoreInstrInfo : public XCoreGenInstrInfo {
 | |
|   const XCoreRegisterInfo RI;
 | |
|   virtual void anchor();
 | |
| public:
 | |
|   XCoreInstrInfo();
 | |
| 
 | |
|   /// getRegisterInfo - TargetInstrInfo is a superset of MRegister info.  As
 | |
|   /// such, whenever a client has an instance of instruction info, it should
 | |
|   /// always be able to get register info as well (through this method).
 | |
|   ///
 | |
|   const TargetRegisterInfo &getRegisterInfo() const { return RI; }
 | |
| 
 | |
|   /// isLoadFromStackSlot - If the specified machine instruction is a direct
 | |
|   /// load from a stack slot, return the virtual or physical register number of
 | |
|   /// the destination along with the FrameIndex of the loaded stack slot.  If
 | |
|   /// not, return 0.  This predicate must return 0 if the instruction has
 | |
|   /// any side effects other than loading from the stack slot.
 | |
|   unsigned isLoadFromStackSlot(const MachineInstr *MI,
 | |
|                                int &FrameIndex) const override;
 | |
| 
 | |
|   /// isStoreToStackSlot - If the specified machine instruction is a direct
 | |
|   /// store to a stack slot, return the virtual or physical register number of
 | |
|   /// the source reg along with the FrameIndex of the loaded stack slot.  If
 | |
|   /// not, return 0.  This predicate must return 0 if the instruction has
 | |
|   /// any side effects other than storing to the stack slot.
 | |
|   unsigned isStoreToStackSlot(const MachineInstr *MI,
 | |
|                               int &FrameIndex) const override;
 | |
| 
 | |
|   bool AnalyzeBranch(MachineBasicBlock &MBB, MachineBasicBlock *&TBB,
 | |
|                      MachineBasicBlock *&FBB,
 | |
|                      SmallVectorImpl<MachineOperand> &Cond,
 | |
|                      bool AllowModify) const override;
 | |
| 
 | |
|   unsigned InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
 | |
|                         MachineBasicBlock *FBB,
 | |
|                         const SmallVectorImpl<MachineOperand> &Cond,
 | |
|                         DebugLoc DL) const override;
 | |
| 
 | |
|   unsigned RemoveBranch(MachineBasicBlock &MBB) const override;
 | |
| 
 | |
|   void copyPhysReg(MachineBasicBlock &MBB,
 | |
|                    MachineBasicBlock::iterator I, DebugLoc DL,
 | |
|                    unsigned DestReg, unsigned SrcReg,
 | |
|                    bool KillSrc) const override;
 | |
| 
 | |
|   void storeRegToStackSlot(MachineBasicBlock &MBB,
 | |
|                            MachineBasicBlock::iterator MI,
 | |
|                            unsigned SrcReg, bool isKill, int FrameIndex,
 | |
|                            const TargetRegisterClass *RC,
 | |
|                            const TargetRegisterInfo *TRI) const override;
 | |
| 
 | |
|   void loadRegFromStackSlot(MachineBasicBlock &MBB,
 | |
|                             MachineBasicBlock::iterator MI,
 | |
|                             unsigned DestReg, int FrameIndex,
 | |
|                             const TargetRegisterClass *RC,
 | |
|                             const TargetRegisterInfo *TRI) const override;
 | |
| 
 | |
|   bool ReverseBranchCondition(
 | |
|                           SmallVectorImpl<MachineOperand> &Cond) const override;
 | |
| 
 | |
|   // Emit code before MBBI to load immediate value into physical register Reg.
 | |
|   // Returns an iterator to the new instruction.
 | |
|   MachineBasicBlock::iterator loadImmediate(MachineBasicBlock &MBB,
 | |
|                                             MachineBasicBlock::iterator MI,
 | |
|                                             unsigned Reg, uint64_t Value) const;
 | |
| };
 | |
| 
 | |
| }
 | |
| 
 | |
| #endif
 |