mirror of
				https://github.com/c64scene-ar/llvm-6502.git
				synced 2025-10-30 16:17:05 +00:00 
			
		
		
		
	git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@189998 91177308-0d34-0410-b5e6-96231b3b80d8
		
			
				
	
	
		
			30 lines
		
	
	
		
			1.1 KiB
		
	
	
	
		
			LLVM
		
	
	
	
	
	
			
		
		
	
	
			30 lines
		
	
	
		
			1.1 KiB
		
	
	
	
		
			LLVM
		
	
	
	
	
	
| ; RUN: llc < %s -mcpu=swift -mtriple=armv7s-apple-ios | FileCheck %s
 | |
| 
 | |
| ; Check that we avoid producing vldm instructions using d registers that
 | |
| ; begin in the most-significant half of a q register. These require more
 | |
| ; micro-ops on swift and so aren't worth combining.
 | |
| 
 | |
| ; CHECK-LABEL: test_vldm
 | |
| ; CHECK: vldmia r{{[0-9]+}}, {d2, d3, d4}
 | |
| ; CHECK-NOT: vldmia r{{[0-9]+}}, {d1, d2, d3, d4}
 | |
| 
 | |
| declare fastcc void @force_register(double %d0, double %d1, double %d2, double %d3, double %d4) 
 | |
| 
 | |
| define void @test_vldm(double* %x, double * %y) {
 | |
| entry:
 | |
|   %addr1 = getelementptr double * %x, i32 1
 | |
|   %addr2 = getelementptr double * %x, i32 2
 | |
|   %addr3 = getelementptr double * %x, i32 3
 | |
|   %d0 = load double * %y
 | |
|   %d1 = load double * %x
 | |
|   %d2 = load double * %addr1
 | |
|   %d3 = load double * %addr2
 | |
|   %d4 = load double * %addr3
 | |
|   ; We are trying to force x[0-3] in registers d1 to d4 so that we can test we
 | |
|   ; don't form a "vldmia rX, {d1, d2, d3, d4}".
 | |
|   ; We are relying on the calling convention and that register allocation
 | |
|   ; properly coalesces registers.
 | |
|   call fastcc void @force_register(double %d0, double %d1, double %d2, double %d3, double %d4)
 | |
|   ret void
 | |
| }
 |