mirror of
				https://github.com/c64scene-ar/llvm-6502.git
				synced 2025-10-31 08:16:47 +00:00 
			
		
		
		
	Adds code generation support for dcbtst (data cache prefetch for write) and icbt (instruction cache prefetch for read - Book E cores only). We still end up with a 'cannot select' error for the non-supported prefetch intrinsic forms. This will be fixed in a later commit. Fixes PR20692. git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@216339 91177308-0d34-0410-b5e6-96231b3b80d8
		
			
				
	
	
		
			35 lines
		
	
	
		
			729 B
		
	
	
	
		
			LLVM
		
	
	
	
	
	
			
		
		
	
	
			35 lines
		
	
	
		
			729 B
		
	
	
	
		
			LLVM
		
	
	
	
	
	
| target datalayout = "E-p:64:64:64-i1:8:8-i8:8:8-i16:16:16-i32:32:32-i64:64:64-f32:32:32-f64:64:64-v128:128:128-n32:64"
 | |
| target triple = "powerpc64-unknown-linux-gnu"
 | |
| ; RUN: llc -mcpu=a2 < %s | FileCheck %s
 | |
| 
 | |
| define void @test1(i8* %a, ...) nounwind {
 | |
| entry:
 | |
|   call void @llvm.prefetch(i8* %a, i32 0, i32 3, i32 1)
 | |
|   ret void
 | |
| 
 | |
| ; CHECK-LABEL: @test1
 | |
| ; CHECK: dcbt
 | |
| }
 | |
| 
 | |
| declare void @llvm.prefetch(i8*, i32, i32, i32)
 | |
| 
 | |
| define void @test2(i8* %a, ...) nounwind {
 | |
| entry:
 | |
|   call void @llvm.prefetch(i8* %a, i32 1, i32 3, i32 1)
 | |
|   ret void
 | |
| 
 | |
| ; CHECK-LABEL: @test2
 | |
| ; CHECK: dcbtst
 | |
| }
 | |
| 
 | |
| define void @test3(i8* %a, ...) nounwind {
 | |
| entry:
 | |
|   call void @llvm.prefetch(i8* %a, i32 0, i32 3, i32 0)
 | |
|   ret void
 | |
| 
 | |
| ; CHECK-LABEL: @test3
 | |
| ; CHECK: icbt
 | |
| }
 | |
| 
 | |
| 
 |