mirror of
https://github.com/c64scene-ar/llvm-6502.git
synced 2025-01-08 03:30:22 +00:00
1df468ea9b
Copy constant-pool entries' addresses into registers before loading out of them, to avoid errors from the assembler. Handle loading call args past the 6th one off the stack. Add IMPLICIT_DEF pseudo-instrs for double and long arguments passed in register pairs. Use FpMOVD to copy doubles around instead of the horrible store-load thing we were doing before. Handle 'ret double' and 'ret long'. Fix a bug in handling 'and/or/xor long'. git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@16577 91177308-0d34-0410-b5e6-96231b3b80d8 |
||
---|---|---|
.. | ||
DelaySlotFiller.cpp | ||
FPMover.cpp | ||
Makefile | ||
README.txt | ||
Sparc.h | ||
Sparc.td | ||
SparcAsmPrinter.cpp | ||
SparcInstrFormats.td | ||
SparcInstrInfo.cpp | ||
SparcInstrInfo.h | ||
SparcInstrInfo.td | ||
SparcRegisterInfo.cpp | ||
SparcRegisterInfo.h | ||
SparcRegisterInfo.td | ||
SparcTargetMachine.cpp | ||
SparcTargetMachine.h | ||
SparcV8CodeEmitter.cpp | ||
SparcV8ISelSimple.cpp | ||
SparcV8JITInfo.h |
SparcV8 backend skeleton ------------------------ This directory houses a 32-bit SPARC V8 backend employing a expander-based instruction selector. It is not yet functionally complete. Watch this space for more news coming soon! To-do ----- * support 64-bit (double FP, long, ulong) arguments to functions * support functions with more than 6 args * support setcc on longs * support basic binary operations on longs * support casting <=32-bit integers, bools to long * support casting 64-bit integers to FP types $Date$