mirror of
				https://github.com/c64scene-ar/llvm-6502.git
				synced 2025-11-04 05:17:07 +00:00 
			
		
		
		
	The buildbots are still not satisfied. MIPS and ARM are failing (even though at least MIPS was expected to pass). git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@237245 91177308-0d34-0410-b5e6-96231b3b80d8
		
			
				
	
	
		
			117 lines
		
	
	
		
			3.9 KiB
		
	
	
	
		
			C++
		
	
	
	
	
	
			
		
		
	
	
			117 lines
		
	
	
		
			3.9 KiB
		
	
	
	
		
			C++
		
	
	
	
	
	
//===-- MCSubtargetInfo.cpp - Subtarget Information -----------------------===//
 | 
						|
//
 | 
						|
//                     The LLVM Compiler Infrastructure
 | 
						|
//
 | 
						|
// This file is distributed under the University of Illinois Open Source
 | 
						|
// License. See LICENSE.TXT for details.
 | 
						|
//
 | 
						|
//===----------------------------------------------------------------------===//
 | 
						|
 | 
						|
#include "llvm/MC/MCSubtargetInfo.h"
 | 
						|
#include "llvm/ADT/StringRef.h"
 | 
						|
#include "llvm/ADT/Triple.h"
 | 
						|
#include "llvm/MC/MCInstrItineraries.h"
 | 
						|
#include "llvm/MC/SubtargetFeature.h"
 | 
						|
#include "llvm/Support/raw_ostream.h"
 | 
						|
#include <algorithm>
 | 
						|
 | 
						|
using namespace llvm;
 | 
						|
 | 
						|
/// InitMCProcessorInfo - Set or change the CPU (optionally supplemented
 | 
						|
/// with feature string). Recompute feature bits and scheduling model.
 | 
						|
void
 | 
						|
MCSubtargetInfo::InitMCProcessorInfo(StringRef CPU, StringRef FS) {
 | 
						|
  SubtargetFeatures Features(FS);
 | 
						|
  FeatureBits = Features.getFeatureBits(CPU, ProcDesc, ProcFeatures);
 | 
						|
  InitCPUSchedModel(CPU);
 | 
						|
}
 | 
						|
 | 
						|
void
 | 
						|
MCSubtargetInfo::InitCPUSchedModel(StringRef CPU) {
 | 
						|
  if (!CPU.empty())
 | 
						|
    CPUSchedModel = getSchedModelForCPU(CPU);
 | 
						|
  else
 | 
						|
    CPUSchedModel = MCSchedModel::GetDefaultSchedModel();
 | 
						|
}
 | 
						|
 | 
						|
void
 | 
						|
MCSubtargetInfo::InitMCSubtargetInfo(StringRef TT, StringRef C, StringRef FS,
 | 
						|
                                     ArrayRef<SubtargetFeatureKV> PF,
 | 
						|
                                     ArrayRef<SubtargetFeatureKV> PD,
 | 
						|
                                     const SubtargetInfoKV *ProcSched,
 | 
						|
                                     const MCWriteProcResEntry *WPR,
 | 
						|
                                     const MCWriteLatencyEntry *WL,
 | 
						|
                                     const MCReadAdvanceEntry *RA,
 | 
						|
                                     const InstrStage *IS,
 | 
						|
                                     const unsigned *OC,
 | 
						|
                                     const unsigned *FP) {
 | 
						|
  TargetTriple = TT;
 | 
						|
  CPU = C;
 | 
						|
  ProcFeatures = PF;
 | 
						|
  ProcDesc = PD;
 | 
						|
  ProcSchedModels = ProcSched;
 | 
						|
  WriteProcResTable = WPR;
 | 
						|
  WriteLatencyTable = WL;
 | 
						|
  ReadAdvanceTable = RA;
 | 
						|
 | 
						|
  Stages = IS;
 | 
						|
  OperandCycles = OC;
 | 
						|
  ForwardingPaths = FP;
 | 
						|
 | 
						|
  InitMCProcessorInfo(CPU, FS);
 | 
						|
}
 | 
						|
 | 
						|
/// ToggleFeature - Toggle a feature and returns the re-computed feature
 | 
						|
/// bits. This version does not change the implied bits.
 | 
						|
uint64_t MCSubtargetInfo::ToggleFeature(uint64_t FB) {
 | 
						|
  FeatureBits ^= FB;
 | 
						|
  return FeatureBits;
 | 
						|
}
 | 
						|
 | 
						|
/// ToggleFeature - Toggle a feature and returns the re-computed feature
 | 
						|
/// bits. This version will also change all implied bits.
 | 
						|
uint64_t MCSubtargetInfo::ToggleFeature(StringRef FS) {
 | 
						|
  SubtargetFeatures Features;
 | 
						|
  FeatureBits = Features.ToggleFeature(FeatureBits, FS, ProcFeatures);
 | 
						|
  return FeatureBits;
 | 
						|
}
 | 
						|
 | 
						|
 | 
						|
MCSchedModel
 | 
						|
MCSubtargetInfo::getSchedModelForCPU(StringRef CPU) const {
 | 
						|
  assert(ProcSchedModels && "Processor machine model not available!");
 | 
						|
 | 
						|
  unsigned NumProcs = ProcDesc.size();
 | 
						|
#ifndef NDEBUG
 | 
						|
  for (size_t i = 1; i < NumProcs; i++) {
 | 
						|
    assert(strcmp(ProcSchedModels[i - 1].Key, ProcSchedModels[i].Key) < 0 &&
 | 
						|
           "Processor machine model table is not sorted");
 | 
						|
  }
 | 
						|
#endif
 | 
						|
 | 
						|
  // Find entry
 | 
						|
  const SubtargetInfoKV *Found =
 | 
						|
    std::lower_bound(ProcSchedModels, ProcSchedModels+NumProcs, CPU);
 | 
						|
  if (Found == ProcSchedModels+NumProcs || StringRef(Found->Key) != CPU) {
 | 
						|
    if (CPU != "help") // Don't error if the user asked for help.
 | 
						|
      errs() << "'" << CPU
 | 
						|
             << "' is not a recognized processor for this target"
 | 
						|
             << " (ignoring processor)\n";
 | 
						|
    return MCSchedModel::GetDefaultSchedModel();
 | 
						|
  }
 | 
						|
  assert(Found->Value && "Missing processor SchedModel value");
 | 
						|
  return *(const MCSchedModel *)Found->Value;
 | 
						|
}
 | 
						|
 | 
						|
InstrItineraryData
 | 
						|
MCSubtargetInfo::getInstrItineraryForCPU(StringRef CPU) const {
 | 
						|
  const MCSchedModel SchedModel = getSchedModelForCPU(CPU);
 | 
						|
  return InstrItineraryData(SchedModel, Stages, OperandCycles, ForwardingPaths);
 | 
						|
}
 | 
						|
 | 
						|
/// Initialize an InstrItineraryData instance.
 | 
						|
void MCSubtargetInfo::initInstrItins(InstrItineraryData &InstrItins) const {
 | 
						|
  InstrItins =
 | 
						|
    InstrItineraryData(CPUSchedModel, Stages, OperandCycles, ForwardingPaths);
 | 
						|
}
 |