mirror of
				https://github.com/c64scene-ar/llvm-6502.git
				synced 2025-11-04 05:17:07 +00:00 
			
		
		
		
	git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@76344 91177308-0d34-0410-b5e6-96231b3b80d8
		
			
				
	
	
		
			97 lines
		
	
	
		
			3.6 KiB
		
	
	
	
		
			C++
		
	
	
	
	
	
			
		
		
	
	
			97 lines
		
	
	
		
			3.6 KiB
		
	
	
	
		
			C++
		
	
	
	
	
	
//===-- AlphaTargetMachine.cpp - Define TargetMachine for Alpha -----------===//
 | 
						|
//
 | 
						|
//                     The LLVM Compiler Infrastructure
 | 
						|
//
 | 
						|
// This file is distributed under the University of Illinois Open Source
 | 
						|
// License. See LICENSE.TXT for details.
 | 
						|
//
 | 
						|
//===----------------------------------------------------------------------===//
 | 
						|
//
 | 
						|
//
 | 
						|
//===----------------------------------------------------------------------===//
 | 
						|
 | 
						|
#include "Alpha.h"
 | 
						|
#include "AlphaJITInfo.h"
 | 
						|
#include "AlphaTargetAsmInfo.h"
 | 
						|
#include "AlphaTargetMachine.h"
 | 
						|
#include "llvm/Module.h"
 | 
						|
#include "llvm/PassManager.h"
 | 
						|
#include "llvm/Target/TargetMachineRegistry.h"
 | 
						|
#include "llvm/Support/FormattedStream.h"
 | 
						|
 | 
						|
using namespace llvm;
 | 
						|
 | 
						|
// Register the targets
 | 
						|
static RegisterTarget<AlphaTargetMachine> X(TheAlphaTarget, "alpha", 
 | 
						|
                                            "Alpha [experimental]");
 | 
						|
 | 
						|
// Force static initialization.
 | 
						|
extern "C" void LLVMInitializeAlphaTarget() { }
 | 
						|
 | 
						|
const TargetAsmInfo *AlphaTargetMachine::createTargetAsmInfo() const {
 | 
						|
  return new AlphaTargetAsmInfo(*this);
 | 
						|
}
 | 
						|
 | 
						|
AlphaTargetMachine::AlphaTargetMachine(const Target &T, const Module &M, 
 | 
						|
                                       const std::string &FS)
 | 
						|
  : LLVMTargetMachine(T),
 | 
						|
    DataLayout("e-f128:128:128"),
 | 
						|
    FrameInfo(TargetFrameInfo::StackGrowsDown, 16, 0),
 | 
						|
    JITInfo(*this),
 | 
						|
    Subtarget(M, FS),
 | 
						|
    TLInfo(*this) {
 | 
						|
  setRelocationModel(Reloc::PIC_);
 | 
						|
}
 | 
						|
 | 
						|
 | 
						|
//===----------------------------------------------------------------------===//
 | 
						|
// Pass Pipeline Configuration
 | 
						|
//===----------------------------------------------------------------------===//
 | 
						|
 | 
						|
bool AlphaTargetMachine::addInstSelector(PassManagerBase &PM,
 | 
						|
                                         CodeGenOpt::Level OptLevel) {
 | 
						|
  PM.add(createAlphaISelDag(*this));
 | 
						|
  return false;
 | 
						|
}
 | 
						|
bool AlphaTargetMachine::addPreEmitPass(PassManagerBase &PM,
 | 
						|
                                        CodeGenOpt::Level OptLevel) {
 | 
						|
  // Must run branch selection immediately preceding the asm printer
 | 
						|
  PM.add(createAlphaBranchSelectionPass());
 | 
						|
  PM.add(createAlphaLLRPPass(*this));
 | 
						|
  return false;
 | 
						|
}
 | 
						|
bool AlphaTargetMachine::addCodeEmitter(PassManagerBase &PM,
 | 
						|
                                        CodeGenOpt::Level OptLevel,
 | 
						|
                                        MachineCodeEmitter &MCE) {
 | 
						|
  PM.add(createAlphaCodeEmitterPass(*this, MCE));
 | 
						|
  return false;
 | 
						|
}
 | 
						|
bool AlphaTargetMachine::addCodeEmitter(PassManagerBase &PM,
 | 
						|
                                        CodeGenOpt::Level OptLevel,
 | 
						|
                                        JITCodeEmitter &JCE) {
 | 
						|
  PM.add(createAlphaJITCodeEmitterPass(*this, JCE));
 | 
						|
  return false;
 | 
						|
}
 | 
						|
bool AlphaTargetMachine::addCodeEmitter(PassManagerBase &PM,
 | 
						|
                                        CodeGenOpt::Level OptLevel,
 | 
						|
                                        ObjectCodeEmitter &OCE) {
 | 
						|
  PM.add(createAlphaObjectCodeEmitterPass(*this, OCE));
 | 
						|
  return false;
 | 
						|
}
 | 
						|
bool AlphaTargetMachine::addSimpleCodeEmitter(PassManagerBase &PM,
 | 
						|
                                              CodeGenOpt::Level OptLevel,
 | 
						|
                                              MachineCodeEmitter &MCE) {
 | 
						|
  return addCodeEmitter(PM, OptLevel, MCE);
 | 
						|
}
 | 
						|
bool AlphaTargetMachine::addSimpleCodeEmitter(PassManagerBase &PM,
 | 
						|
                                              CodeGenOpt::Level OptLevel,
 | 
						|
                                              JITCodeEmitter &JCE) {
 | 
						|
  return addCodeEmitter(PM, OptLevel, JCE);
 | 
						|
}
 | 
						|
bool AlphaTargetMachine::addSimpleCodeEmitter(PassManagerBase &PM,
 | 
						|
                                              CodeGenOpt::Level OptLevel,
 | 
						|
                                              ObjectCodeEmitter &OCE) {
 | 
						|
  return addCodeEmitter(PM, OptLevel, OCE);
 | 
						|
}
 | 
						|
 |