mirror of
				https://github.com/c64scene-ar/llvm-6502.git
				synced 2025-10-31 08:16:47 +00:00 
			
		
		
		
	This patch provides basic support for powerpc64le as an LLVM target. However, use of this target will not actually generate little-endian code. Instead, use of the target will cause the correct little-endian built-in defines to be generated, so that code that tests for __LITTLE_ENDIAN__, for example, will be correctly parsed for syntax-only testing. Code generation will otherwise be the same as powerpc64 (big-endian), for now. The patch leaves open the possibility of creating a little-endian PowerPC64 back end, but there is no immediate intent to create such a thing. The LLVM portions of this patch simply add ppc64le coverage everywhere that ppc64 coverage currently exists. There is nothing of any import worth testing until such time as little-endian code generation is implemented. In the corresponding Clang patch, there is a new test case variant to ensure that correct built-in defines for little-endian code are generated. git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@187179 91177308-0d34-0410-b5e6-96231b3b80d8
		
			
				
	
	
		
			170 lines
		
	
	
		
			5.4 KiB
		
	
	
	
		
			C++
		
	
	
	
	
	
			
		
		
	
	
			170 lines
		
	
	
		
			5.4 KiB
		
	
	
	
		
			C++
		
	
	
	
	
	
| //===-- PPCTargetMachine.cpp - Define TargetMachine for PowerPC -----------===//
 | |
| //
 | |
| //                     The LLVM Compiler Infrastructure
 | |
| //
 | |
| // This file is distributed under the University of Illinois Open Source
 | |
| // License. See LICENSE.TXT for details.
 | |
| //
 | |
| //===----------------------------------------------------------------------===//
 | |
| //
 | |
| // Top-level implementation for the PowerPC target.
 | |
| //
 | |
| //===----------------------------------------------------------------------===//
 | |
| 
 | |
| #include "PPCTargetMachine.h"
 | |
| #include "PPC.h"
 | |
| #include "llvm/CodeGen/Passes.h"
 | |
| #include "llvm/MC/MCStreamer.h"
 | |
| #include "llvm/PassManager.h"
 | |
| #include "llvm/Support/CommandLine.h"
 | |
| #include "llvm/Support/FormattedStream.h"
 | |
| #include "llvm/Support/TargetRegistry.h"
 | |
| #include "llvm/Target/TargetOptions.h"
 | |
| using namespace llvm;
 | |
| 
 | |
| static cl::
 | |
| opt<bool> DisableCTRLoops("disable-ppc-ctrloops", cl::Hidden,
 | |
|                         cl::desc("Disable CTR loops for PPC"));
 | |
| 
 | |
| extern "C" void LLVMInitializePowerPCTarget() {
 | |
|   // Register the targets
 | |
|   RegisterTargetMachine<PPC32TargetMachine> A(ThePPC32Target);
 | |
|   RegisterTargetMachine<PPC64TargetMachine> B(ThePPC64Target);
 | |
|   RegisterTargetMachine<PPC64TargetMachine> C(ThePPC64LETarget);
 | |
| }
 | |
| 
 | |
| PPCTargetMachine::PPCTargetMachine(const Target &T, StringRef TT,
 | |
|                                    StringRef CPU, StringRef FS,
 | |
|                                    const TargetOptions &Options,
 | |
|                                    Reloc::Model RM, CodeModel::Model CM,
 | |
|                                    CodeGenOpt::Level OL,
 | |
|                                    bool is64Bit)
 | |
|   : LLVMTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL),
 | |
|     Subtarget(TT, CPU, FS, is64Bit),
 | |
|     DL(Subtarget.getDataLayoutString()), InstrInfo(*this),
 | |
|     FrameLowering(Subtarget), JITInfo(*this, is64Bit),
 | |
|     TLInfo(*this), TSInfo(*this),
 | |
|     InstrItins(Subtarget.getInstrItineraryData()) {
 | |
| 
 | |
|   // The binutils for the BG/P are too old for CFI.
 | |
|   if (Subtarget.isBGP())
 | |
|     setMCUseCFI(false);
 | |
|   initAsmInfo();
 | |
| }
 | |
| 
 | |
| void PPC32TargetMachine::anchor() { }
 | |
| 
 | |
| PPC32TargetMachine::PPC32TargetMachine(const Target &T, StringRef TT,
 | |
|                                        StringRef CPU, StringRef FS,
 | |
|                                        const TargetOptions &Options,
 | |
|                                        Reloc::Model RM, CodeModel::Model CM,
 | |
|                                        CodeGenOpt::Level OL)
 | |
|   : PPCTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, false) {
 | |
| }
 | |
| 
 | |
| void PPC64TargetMachine::anchor() { }
 | |
| 
 | |
| PPC64TargetMachine::PPC64TargetMachine(const Target &T, StringRef TT,
 | |
|                                        StringRef CPU,  StringRef FS,
 | |
|                                        const TargetOptions &Options,
 | |
|                                        Reloc::Model RM, CodeModel::Model CM,
 | |
|                                        CodeGenOpt::Level OL)
 | |
|   : PPCTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, true) {
 | |
| }
 | |
| 
 | |
| 
 | |
| //===----------------------------------------------------------------------===//
 | |
| // Pass Pipeline Configuration
 | |
| //===----------------------------------------------------------------------===//
 | |
| 
 | |
| namespace {
 | |
| /// PPC Code Generator Pass Configuration Options.
 | |
| class PPCPassConfig : public TargetPassConfig {
 | |
| public:
 | |
|   PPCPassConfig(PPCTargetMachine *TM, PassManagerBase &PM)
 | |
|     : TargetPassConfig(TM, PM) {}
 | |
| 
 | |
|   PPCTargetMachine &getPPCTargetMachine() const {
 | |
|     return getTM<PPCTargetMachine>();
 | |
|   }
 | |
| 
 | |
|   const PPCSubtarget &getPPCSubtarget() const {
 | |
|     return *getPPCTargetMachine().getSubtargetImpl();
 | |
|   }
 | |
| 
 | |
|   virtual bool addPreISel();
 | |
|   virtual bool addILPOpts();
 | |
|   virtual bool addInstSelector();
 | |
|   virtual bool addPreSched2();
 | |
|   virtual bool addPreEmitPass();
 | |
| };
 | |
| } // namespace
 | |
| 
 | |
| TargetPassConfig *PPCTargetMachine::createPassConfig(PassManagerBase &PM) {
 | |
|   return new PPCPassConfig(this, PM);
 | |
| }
 | |
| 
 | |
| bool PPCPassConfig::addPreISel() {
 | |
|   if (!DisableCTRLoops && getOptLevel() != CodeGenOpt::None)
 | |
|     addPass(createPPCCTRLoops(getPPCTargetMachine()));
 | |
| 
 | |
|   return false;
 | |
| }
 | |
| 
 | |
| bool PPCPassConfig::addILPOpts() {
 | |
|   if (getPPCSubtarget().hasISEL()) {
 | |
|     addPass(&EarlyIfConverterID);
 | |
|     return true;
 | |
|   }
 | |
| 
 | |
|   return false;
 | |
| }
 | |
| 
 | |
| bool PPCPassConfig::addInstSelector() {
 | |
|   // Install an instruction selector.
 | |
|   addPass(createPPCISelDag(getPPCTargetMachine()));
 | |
| 
 | |
| #ifndef NDEBUG
 | |
|   if (!DisableCTRLoops && getOptLevel() != CodeGenOpt::None)
 | |
|     addPass(createPPCCTRLoopsVerify());
 | |
| #endif
 | |
| 
 | |
|   return false;
 | |
| }
 | |
| 
 | |
| bool PPCPassConfig::addPreSched2() {
 | |
|   if (getOptLevel() != CodeGenOpt::None)
 | |
|     addPass(&IfConverterID);
 | |
| 
 | |
|   return true;
 | |
| }
 | |
| 
 | |
| bool PPCPassConfig::addPreEmitPass() {
 | |
|   if (getOptLevel() != CodeGenOpt::None)
 | |
|     addPass(createPPCEarlyReturnPass());
 | |
|   // Must run branch selection immediately preceding the asm printer.
 | |
|   addPass(createPPCBranchSelectionPass());
 | |
|   return false;
 | |
| }
 | |
| 
 | |
| bool PPCTargetMachine::addCodeEmitter(PassManagerBase &PM,
 | |
|                                       JITCodeEmitter &JCE) {
 | |
|   // Inform the subtarget that we are in JIT mode.  FIXME: does this break macho
 | |
|   // writing?
 | |
|   Subtarget.SetJITMode();
 | |
| 
 | |
|   // Machine code emitter pass for PowerPC.
 | |
|   PM.add(createPPCJITCodeEmitterPass(*this, JCE));
 | |
| 
 | |
|   return false;
 | |
| }
 | |
| 
 | |
| void PPCTargetMachine::addAnalysisPasses(PassManagerBase &PM) {
 | |
|   // Add first the target-independent BasicTTI pass, then our PPC pass. This
 | |
|   // allows the PPC pass to delegate to the target independent layer when
 | |
|   // appropriate.
 | |
|   PM.add(createBasicTargetTransformInfoPass(this));
 | |
|   PM.add(createPPCTargetTransformInfoPass(this));
 | |
| }
 | |
| 
 |