mirror of
https://github.com/c64scene-ar/llvm-6502.git
synced 2024-11-02 07:11:49 +00:00
e8be6c6391
replacement of multiple values. This is slightly more efficient than doing multiple ReplaceAllUsesOfValueWith calls, and theoretically could be optimized even further. However, an important property of this new function is that it handles the case where the source value set and destination value set overlap. This makes it feasible for isel to use SelectNodeTo in many very common cases, which is advantageous because SelectNodeTo avoids a temporary node and it doesn't require CSEMap updates for users of values that don't change position. Revamp MorphNodeTo, which is what does all the work of SelectNodeTo, to handle operand lists more efficiently, and to correctly handle a number of corner cases to which its new wider use exposes it. This commit also includes a change to the encoding of post-isel opcodes in SDNodes; now instead of being sandwiched between the target-independent pre-isel opcodes and the target-dependent pre-isel opcodes, post-isel opcodes are now represented as negative values. This makes it possible to test if an opcode is pre-isel or post-isel without having to know the size of the current target's post-isel instruction set. These changes speed up llc overall by 3% and reduce memory usage by 10% on the InstructionCombining.cpp testcase with -fast and -regalloc=local. git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@53728 91177308-0d34-0410-b5e6-96231b3b80d8
282 lines
8.2 KiB
C++
282 lines
8.2 KiB
C++
//===-- PIC16ISelDAGToDAG.cpp - A dag to dag inst selector for PIC16 ------===//
|
|
//
|
|
// The LLVM Compiler Infrastructure
|
|
//
|
|
// This file is distributed under the University of Illinois Open Source
|
|
// License. See LICENSE.TXT for details.
|
|
//
|
|
//===----------------------------------------------------------------------===//
|
|
//
|
|
// This file defines an instruction selector for the PIC16 target.
|
|
//
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
#define DEBUG_TYPE "pic16-isel"
|
|
|
|
#include "PIC16.h"
|
|
#include "PIC16ISelLowering.h"
|
|
#include "PIC16RegisterInfo.h"
|
|
#include "PIC16Subtarget.h"
|
|
#include "PIC16TargetMachine.h"
|
|
#include "llvm/GlobalValue.h"
|
|
#include "llvm/Instructions.h"
|
|
#include "llvm/Intrinsics.h"
|
|
#include "llvm/Type.h"
|
|
#include "llvm/CodeGen/MachineConstantPool.h"
|
|
#include "llvm/CodeGen/MachineFunction.h"
|
|
#include "llvm/CodeGen/MachineFrameInfo.h"
|
|
#include "llvm/CodeGen/MachineInstrBuilder.h"
|
|
#include "llvm/CodeGen/SelectionDAGISel.h"
|
|
#include "llvm/Support/CFG.h"
|
|
#include "llvm/Support/Compiler.h"
|
|
#include "llvm/Support/Debug.h"
|
|
#include "llvm/Target/TargetMachine.h"
|
|
#include <queue>
|
|
#include <set>
|
|
|
|
using namespace llvm;
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
// Instruction Selector Implementation
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
// PIC16DAGToDAGISel - PIC16 specific code to select PIC16 machine
|
|
// instructions for SelectionDAG operations.
|
|
//===----------------------------------------------------------------------===//
|
|
namespace {
|
|
|
|
class VISIBILITY_HIDDEN PIC16DAGToDAGISel : public SelectionDAGISel {
|
|
|
|
/// TM - Keep a reference to PIC16TargetMachine.
|
|
PIC16TargetMachine &TM;
|
|
|
|
/// PIC16Lowering - This object fully describes how to lower LLVM code to an
|
|
/// PIC16-specific SelectionDAG.
|
|
PIC16TargetLowering PIC16Lowering;
|
|
|
|
public:
|
|
explicit PIC16DAGToDAGISel(PIC16TargetMachine &tm) :
|
|
SelectionDAGISel(PIC16Lowering),
|
|
TM(tm), PIC16Lowering(*TM.getTargetLowering()) {}
|
|
|
|
virtual void InstructionSelect(SelectionDAG &SD);
|
|
|
|
// Pass Name
|
|
virtual const char *getPassName() const {
|
|
return "PIC16 DAG->DAG Pattern Instruction Selection";
|
|
}
|
|
|
|
private:
|
|
// Include the pieces autogenerated from the target description.
|
|
#include "PIC16GenDAGISel.inc"
|
|
|
|
SDNode *Select(SDOperand N);
|
|
|
|
// Select addressing mode. currently assume base + offset addr mode.
|
|
bool SelectAM(SDOperand Op, SDOperand N, SDOperand &Base, SDOperand &Offset);
|
|
bool SelectDirectAM(SDOperand Op, SDOperand N, SDOperand &Base,
|
|
SDOperand &Offset);
|
|
bool StoreInDirectAM(SDOperand Op, SDOperand N, SDOperand &fsr);
|
|
bool LoadFSR(SDOperand Op, SDOperand N, SDOperand &Base, SDOperand &Offset);
|
|
bool LoadNothing(SDOperand Op, SDOperand N, SDOperand &Base,
|
|
SDOperand &Offset);
|
|
|
|
// getI8Imm - Return a target constant with the specified
|
|
// value, of type i8.
|
|
inline SDOperand getI8Imm(unsigned Imm) {
|
|
return CurDAG->getTargetConstant(Imm, MVT::i8);
|
|
}
|
|
|
|
|
|
#ifndef NDEBUG
|
|
unsigned Indent;
|
|
#endif
|
|
};
|
|
|
|
}
|
|
|
|
/// InstructionSelect - This callback is invoked by
|
|
/// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
|
|
void PIC16DAGToDAGISel::InstructionSelect(SelectionDAG &SD)
|
|
{
|
|
DEBUG(BB->dump());
|
|
// Codegen the basic block.
|
|
|
|
DOUT << "===== Instruction selection begins:\n";
|
|
#ifndef NDEBUG
|
|
Indent = 0;
|
|
#endif
|
|
|
|
// Select target instructions for the DAG.
|
|
SD.setRoot(SelectRoot(SD.getRoot()));
|
|
|
|
DOUT << "===== Instruction selection ends:\n";
|
|
|
|
SD.RemoveDeadNodes();
|
|
}
|
|
|
|
|
|
bool PIC16DAGToDAGISel::
|
|
SelectDirectAM (SDOperand Op, SDOperand N, SDOperand &Base, SDOperand &Offset)
|
|
{
|
|
GlobalAddressSDNode *GA;
|
|
ConstantSDNode *GC;
|
|
|
|
// if Address is FI, get the TargetFrameIndex.
|
|
if (FrameIndexSDNode *FIN = dyn_cast<FrameIndexSDNode>(N)) {
|
|
DOUT << "--------- its frame Index\n";
|
|
Base = CurDAG->getTargetFrameIndex(FIN->getIndex(), MVT::i32);
|
|
Offset = CurDAG->getTargetConstant(0, MVT::i32);
|
|
return true;
|
|
}
|
|
|
|
if (N.getOpcode() == ISD::GlobalAddress) {
|
|
GA = dyn_cast<GlobalAddressSDNode>(N);
|
|
Offset = CurDAG->getTargetConstant((unsigned char)GA->getOffset(), MVT::i8);
|
|
Base = CurDAG->getTargetGlobalAddress(GA->getGlobal(), MVT::i16,
|
|
GA->getOffset());
|
|
return true;
|
|
}
|
|
|
|
if (N.getOpcode() == ISD::ADD) {
|
|
GC = dyn_cast<ConstantSDNode>(N.getOperand(1));
|
|
Offset = CurDAG->getTargetConstant((unsigned char)GC->getValue(), MVT::i8);
|
|
if ((GA = dyn_cast<GlobalAddressSDNode>(N.getOperand(0)))) {
|
|
Base = CurDAG->getTargetGlobalAddress(GA->getGlobal(), MVT::i16,
|
|
GC->getValue());
|
|
return true;
|
|
}
|
|
else if (FrameIndexSDNode *FIN
|
|
= dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
|
|
Base = CurDAG->getTargetFrameIndex(FIN->getIndex(), MVT::i32);
|
|
return true;
|
|
}
|
|
}
|
|
|
|
return false;
|
|
}
|
|
|
|
|
|
// FIXME: must also account for preinc/predec/postinc/postdec.
|
|
bool PIC16DAGToDAGISel::
|
|
StoreInDirectAM (SDOperand Op, SDOperand N, SDOperand &fsr)
|
|
{
|
|
RegisterSDNode *Reg;
|
|
if (N.getOpcode() == ISD::LOAD) {
|
|
LoadSDNode *LD = dyn_cast<LoadSDNode>(N);
|
|
if (LD) {
|
|
fsr = LD->getBasePtr();
|
|
}
|
|
else if (isa<RegisterSDNode>(N.Val)) {
|
|
//FIXME an attempt to retrieve the register number
|
|
//but does not work
|
|
DOUT << "this is a register\n";
|
|
Reg = dyn_cast<RegisterSDNode>(N.Val);
|
|
fsr = CurDAG->getRegister(Reg->getReg(),MVT::i16);
|
|
}
|
|
else {
|
|
DOUT << "this is not a register\n";
|
|
// FIXME must use whatever load is using
|
|
fsr = CurDAG->getRegister(1,MVT::i16);
|
|
}
|
|
return true;
|
|
}
|
|
return false;
|
|
}
|
|
|
|
bool PIC16DAGToDAGISel::
|
|
LoadFSR (SDOperand Op, SDOperand N, SDOperand &Base, SDOperand &Offset)
|
|
{
|
|
GlobalAddressSDNode *GA;
|
|
|
|
if (N.getOpcode() == ISD::GlobalAddress) {
|
|
GA = dyn_cast<GlobalAddressSDNode>(N);
|
|
Offset = CurDAG->getTargetConstant((unsigned char)GA->getOffset(), MVT::i8);
|
|
Base = CurDAG->getTargetGlobalAddress(GA->getGlobal(), MVT::i16,
|
|
GA->getOffset());
|
|
return true;
|
|
}
|
|
else if (N.getOpcode() == PIC16ISD::Package) {
|
|
CurDAG->setGraphColor(Op.Val, "blue");
|
|
CurDAG->viewGraph();
|
|
}
|
|
|
|
return false;
|
|
}
|
|
|
|
// LoadNothing - Don't thake this seriously, it will change.
|
|
bool PIC16DAGToDAGISel::
|
|
LoadNothing (SDOperand Op, SDOperand N, SDOperand &Base, SDOperand &Offset)
|
|
{
|
|
GlobalAddressSDNode *GA;
|
|
if (N.getOpcode() == ISD::GlobalAddress) {
|
|
GA = dyn_cast<GlobalAddressSDNode>(N);
|
|
DOUT << "==========" << GA->getOffset() << "\n";
|
|
Offset = CurDAG->getTargetConstant((unsigned char)GA->getOffset(), MVT::i8);
|
|
Base = CurDAG->getTargetGlobalAddress(GA->getGlobal(), MVT::i16,
|
|
GA->getOffset());
|
|
return true;
|
|
}
|
|
|
|
return false;
|
|
}
|
|
|
|
|
|
/// Select - Select instructions not customized! Used for
|
|
/// expanded, promoted and normal instructions.
|
|
SDNode* PIC16DAGToDAGISel::Select(SDOperand N)
|
|
{
|
|
SDNode *Node = N.Val;
|
|
unsigned Opcode = Node->getOpcode();
|
|
|
|
// Dump information about the Node being selected
|
|
#ifndef NDEBUG
|
|
DOUT << std::string(Indent, ' ') << "Selecting: ";
|
|
DEBUG(Node->dump(CurDAG));
|
|
DOUT << "\n";
|
|
Indent += 2;
|
|
#endif
|
|
|
|
// If we have a custom node, we already have selected!
|
|
if (Node->isMachineOpcode()) {
|
|
#ifndef NDEBUG
|
|
DOUT << std::string(Indent-2, ' ') << "== ";
|
|
DEBUG(Node->dump(CurDAG));
|
|
DOUT << "\n";
|
|
Indent -= 2;
|
|
#endif
|
|
return NULL;
|
|
}
|
|
|
|
///
|
|
// FIXME: Instruction Selection not handled by custom or by the
|
|
// auto-generated tablegen selection should be handled here.
|
|
///
|
|
switch(Opcode) {
|
|
default: break;
|
|
}
|
|
|
|
// Select the default instruction.
|
|
SDNode *ResNode = SelectCode(N);
|
|
|
|
#ifndef NDEBUG
|
|
DOUT << std::string(Indent-2, ' ') << "=> ";
|
|
if (ResNode == NULL || ResNode == N.Val)
|
|
DEBUG(N.Val->dump(CurDAG));
|
|
else
|
|
DEBUG(ResNode->dump(CurDAG));
|
|
DOUT << "\n";
|
|
Indent -= 2;
|
|
#endif
|
|
|
|
return ResNode;
|
|
}
|
|
|
|
/// createPIC16ISelDag - This pass converts a legalized DAG into a
|
|
/// PIC16-specific DAG, ready for instruction scheduling.
|
|
FunctionPass *llvm::createPIC16ISelDag(PIC16TargetMachine &TM) {
|
|
return new PIC16DAGToDAGISel(TM);
|
|
}
|
|
|