mirror of
				https://github.com/c64scene-ar/llvm-6502.git
				synced 2025-10-31 08:16:47 +00:00 
			
		
		
		
	The only folding these load/store architectures can do is converting COPY into a load or store, and the target independent part of foldMemoryOperand already knows how to do that. git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@108099 91177308-0d34-0410-b5e6-96231b3b80d8
		
			
				
	
	
		
			184 lines
		
	
	
		
			6.2 KiB
		
	
	
	
		
			C++
		
	
	
	
	
	
			
		
		
	
	
			184 lines
		
	
	
		
			6.2 KiB
		
	
	
	
		
			C++
		
	
	
	
	
	
| //===- Thumb1InstrInfo.cpp - Thumb-1 Instruction Information ----*- C++ -*-===//
 | |
| //
 | |
| //                     The LLVM Compiler Infrastructure
 | |
| //
 | |
| // This file is distributed under the University of Illinois Open Source
 | |
| // License. See LICENSE.TXT for details.
 | |
| //
 | |
| //===----------------------------------------------------------------------===//
 | |
| //
 | |
| // This file contains the Thumb-1 implementation of the TargetInstrInfo class.
 | |
| //
 | |
| //===----------------------------------------------------------------------===//
 | |
| 
 | |
| #include "Thumb1InstrInfo.h"
 | |
| #include "ARM.h"
 | |
| #include "ARMGenInstrInfo.inc"
 | |
| #include "ARMMachineFunctionInfo.h"
 | |
| #include "llvm/CodeGen/MachineFrameInfo.h"
 | |
| #include "llvm/CodeGen/MachineInstrBuilder.h"
 | |
| #include "llvm/CodeGen/MachineRegisterInfo.h"
 | |
| #include "llvm/CodeGen/MachineMemOperand.h"
 | |
| #include "llvm/CodeGen/PseudoSourceValue.h"
 | |
| #include "llvm/ADT/SmallVector.h"
 | |
| #include "Thumb1InstrInfo.h"
 | |
| 
 | |
| using namespace llvm;
 | |
| 
 | |
| Thumb1InstrInfo::Thumb1InstrInfo(const ARMSubtarget &STI)
 | |
|   : ARMBaseInstrInfo(STI), RI(*this, STI) {
 | |
| }
 | |
| 
 | |
| unsigned Thumb1InstrInfo::getUnindexedOpcode(unsigned Opc) const {
 | |
|   return 0;
 | |
| }
 | |
| 
 | |
| void Thumb1InstrInfo::copyPhysReg(MachineBasicBlock &MBB,
 | |
|                                   MachineBasicBlock::iterator I, DebugLoc DL,
 | |
|                                   unsigned DestReg, unsigned SrcReg,
 | |
|                                   bool KillSrc) const {
 | |
|   bool tDest = ARM::tGPRRegClass.contains(DestReg);
 | |
|   bool tSrc  = ARM::tGPRRegClass.contains(SrcReg);
 | |
|   unsigned Opc = ARM::tMOVgpr2gpr;
 | |
|   if (tDest && tSrc)
 | |
|     Opc = ARM::tMOVr;
 | |
|   else if (tSrc)
 | |
|     Opc = ARM::tMOVtgpr2gpr;
 | |
|   else if (tDest)
 | |
|     Opc = ARM::tMOVgpr2tgpr;
 | |
| 
 | |
|   BuildMI(MBB, I, DL, get(Opc), DestReg)
 | |
|     .addReg(SrcReg, getKillRegState(KillSrc));
 | |
|   assert(ARM::GPRRegClass.contains(DestReg, SrcReg) &&
 | |
|          "Thumb1 can only copy GPR registers");
 | |
| }
 | |
| 
 | |
| void Thumb1InstrInfo::
 | |
| storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
 | |
|                     unsigned SrcReg, bool isKill, int FI,
 | |
|                     const TargetRegisterClass *RC,
 | |
|                     const TargetRegisterInfo *TRI) const {
 | |
|   assert((RC == ARM::tGPRRegisterClass ||
 | |
|           (TargetRegisterInfo::isPhysicalRegister(SrcReg) &&
 | |
|            isARMLowRegister(SrcReg))) && "Unknown regclass!");
 | |
| 
 | |
|   if (RC == ARM::tGPRRegisterClass ||
 | |
|       (TargetRegisterInfo::isPhysicalRegister(SrcReg) &&
 | |
|        isARMLowRegister(SrcReg))) {
 | |
|     DebugLoc DL;
 | |
|     if (I != MBB.end()) DL = I->getDebugLoc();
 | |
| 
 | |
|     MachineFunction &MF = *MBB.getParent();
 | |
|     MachineFrameInfo &MFI = *MF.getFrameInfo();
 | |
|     MachineMemOperand *MMO =
 | |
|       MF.getMachineMemOperand(PseudoSourceValue::getFixedStack(FI),
 | |
|                               MachineMemOperand::MOStore, 0,
 | |
|                               MFI.getObjectSize(FI),
 | |
|                               MFI.getObjectAlignment(FI));
 | |
|     AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::tSpill))
 | |
|                    .addReg(SrcReg, getKillRegState(isKill))
 | |
|                    .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
 | |
|   }
 | |
| }
 | |
| 
 | |
| void Thumb1InstrInfo::
 | |
| loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
 | |
|                      unsigned DestReg, int FI,
 | |
|                      const TargetRegisterClass *RC,
 | |
|                      const TargetRegisterInfo *TRI) const {
 | |
|   assert((RC == ARM::tGPRRegisterClass ||
 | |
|           (TargetRegisterInfo::isPhysicalRegister(DestReg) &&
 | |
|            isARMLowRegister(DestReg))) && "Unknown regclass!");
 | |
| 
 | |
|   if (RC == ARM::tGPRRegisterClass ||
 | |
|       (TargetRegisterInfo::isPhysicalRegister(DestReg) &&
 | |
|        isARMLowRegister(DestReg))) {
 | |
|     DebugLoc DL;
 | |
|     if (I != MBB.end()) DL = I->getDebugLoc();
 | |
| 
 | |
|     MachineFunction &MF = *MBB.getParent();
 | |
|     MachineFrameInfo &MFI = *MF.getFrameInfo();
 | |
|     MachineMemOperand *MMO =
 | |
|       MF.getMachineMemOperand(PseudoSourceValue::getFixedStack(FI),
 | |
|                               MachineMemOperand::MOLoad, 0,
 | |
|                               MFI.getObjectSize(FI),
 | |
|                               MFI.getObjectAlignment(FI));
 | |
|     AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::tRestore), DestReg)
 | |
|                    .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
 | |
|   }
 | |
| }
 | |
| 
 | |
| bool Thumb1InstrInfo::
 | |
| spillCalleeSavedRegisters(MachineBasicBlock &MBB,
 | |
|                           MachineBasicBlock::iterator MI,
 | |
|                           const std::vector<CalleeSavedInfo> &CSI,
 | |
|                           const TargetRegisterInfo *TRI) const {
 | |
|   if (CSI.empty())
 | |
|     return false;
 | |
| 
 | |
|   DebugLoc DL;
 | |
|   if (MI != MBB.end()) DL = MI->getDebugLoc();
 | |
| 
 | |
|   MachineInstrBuilder MIB = BuildMI(MBB, MI, DL, get(ARM::tPUSH));
 | |
|   AddDefaultPred(MIB);
 | |
|   for (unsigned i = CSI.size(); i != 0; --i) {
 | |
|     unsigned Reg = CSI[i-1].getReg();
 | |
|     bool isKill = true;
 | |
| 
 | |
|     // Add the callee-saved register as live-in unless it's LR and
 | |
|     // @llvm.returnaddress is called. If LR is returned for @llvm.returnaddress
 | |
|     // then it's already added to the function and entry block live-in sets.
 | |
|     if (Reg == ARM::LR) {
 | |
|       MachineFunction &MF = *MBB.getParent();
 | |
|       if (MF.getFrameInfo()->isReturnAddressTaken() &&
 | |
|           MF.getRegInfo().isLiveIn(Reg))
 | |
|         isKill = false;
 | |
|     }
 | |
| 
 | |
|     if (isKill)
 | |
|       MBB.addLiveIn(Reg);
 | |
| 
 | |
|     MIB.addReg(Reg, getKillRegState(isKill));
 | |
|   }
 | |
|   return true;
 | |
| }
 | |
| 
 | |
| bool Thumb1InstrInfo::
 | |
| restoreCalleeSavedRegisters(MachineBasicBlock &MBB,
 | |
|                             MachineBasicBlock::iterator MI,
 | |
|                             const std::vector<CalleeSavedInfo> &CSI,
 | |
|                             const TargetRegisterInfo *TRI) const {
 | |
|   MachineFunction &MF = *MBB.getParent();
 | |
|   ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
 | |
|   if (CSI.empty())
 | |
|     return false;
 | |
| 
 | |
|   bool isVarArg = AFI->getVarArgsRegSaveSize() > 0;
 | |
|   DebugLoc DL = MI->getDebugLoc();
 | |
|   MachineInstrBuilder MIB = BuildMI(MF, DL, get(ARM::tPOP));
 | |
|   AddDefaultPred(MIB);
 | |
| 
 | |
|   bool NumRegs = false;
 | |
|   for (unsigned i = CSI.size(); i != 0; --i) {
 | |
|     unsigned Reg = CSI[i-1].getReg();
 | |
|     if (Reg == ARM::LR) {
 | |
|       // Special epilogue for vararg functions. See emitEpilogue
 | |
|       if (isVarArg)
 | |
|         continue;
 | |
|       Reg = ARM::PC;
 | |
|       (*MIB).setDesc(get(ARM::tPOP_RET));
 | |
|       MI = MBB.erase(MI);
 | |
|     }
 | |
|     MIB.addReg(Reg, getDefRegState(true));
 | |
|     NumRegs = true;
 | |
|   }
 | |
| 
 | |
|   // It's illegal to emit pop instruction without operands.
 | |
|   if (NumRegs)
 | |
|     MBB.insert(MI, &*MIB);
 | |
|   else
 | |
|     MF.DeleteMachineInstr(MIB);
 | |
| 
 | |
|   return true;
 | |
| }
 |