mirror of
				https://github.com/c64scene-ar/llvm-6502.git
				synced 2025-10-30 16:17:05 +00:00 
			
		
		
		
	This update was done with the following bash script:
  find test/CodeGen -name "*.ll" | \
  while read NAME; do
    echo "$NAME"
    if ! grep -q "^; *RUN: *llc.*debug" $NAME; then
      TEMP=`mktemp -t temp`
      cp $NAME $TEMP
      sed -n "s/^define [^@]*@\([A-Za-z0-9_]*\)(.*$/\1/p" < $NAME | \
      while read FUNC; do
        sed -i '' "s/;\(.*\)\([A-Za-z0-9_-]*\):\( *\)$FUNC: *\$/;\1\2-LABEL:\3$FUNC:/g" $TEMP
      done
      sed -i '' "s/;\(.*\)-LABEL-LABEL:/;\1-LABEL:/" $TEMP
      sed -i '' "s/;\(.*\)-NEXT-LABEL:/;\1-NEXT:/" $TEMP
      sed -i '' "s/;\(.*\)-NOT-LABEL:/;\1-NOT:/" $TEMP
      sed -i '' "s/;\(.*\)-DAG-LABEL:/;\1-DAG:/" $TEMP
      mv $TEMP $NAME
    fi
  done
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@186280 91177308-0d34-0410-b5e6-96231b3b80d8
		
	
		
			
				
	
	
		
			120 lines
		
	
	
		
			4.0 KiB
		
	
	
	
		
			LLVM
		
	
	
	
	
	
			
		
		
	
	
			120 lines
		
	
	
		
			4.0 KiB
		
	
	
	
		
			LLVM
		
	
	
	
	
	
| ; RUN: llc < %s -march=arm -mattr=+neon | FileCheck %s
 | |
| 
 | |
| define <2 x i32> @vrecpei32(<2 x i32>* %A) nounwind {
 | |
| ;CHECK-LABEL: vrecpei32:
 | |
| ;CHECK: vrecpe.u32
 | |
| 	%tmp1 = load <2 x i32>* %A
 | |
| 	%tmp2 = call <2 x i32> @llvm.arm.neon.vrecpe.v2i32(<2 x i32> %tmp1)
 | |
| 	ret <2 x i32> %tmp2
 | |
| }
 | |
| 
 | |
| define <4 x i32> @vrecpeQi32(<4 x i32>* %A) nounwind {
 | |
| ;CHECK-LABEL: vrecpeQi32:
 | |
| ;CHECK: vrecpe.u32
 | |
| 	%tmp1 = load <4 x i32>* %A
 | |
| 	%tmp2 = call <4 x i32> @llvm.arm.neon.vrecpe.v4i32(<4 x i32> %tmp1)
 | |
| 	ret <4 x i32> %tmp2
 | |
| }
 | |
| 
 | |
| define <2 x float> @vrecpef32(<2 x float>* %A) nounwind {
 | |
| ;CHECK-LABEL: vrecpef32:
 | |
| ;CHECK: vrecpe.f32
 | |
| 	%tmp1 = load <2 x float>* %A
 | |
| 	%tmp2 = call <2 x float> @llvm.arm.neon.vrecpe.v2f32(<2 x float> %tmp1)
 | |
| 	ret <2 x float> %tmp2
 | |
| }
 | |
| 
 | |
| define <4 x float> @vrecpeQf32(<4 x float>* %A) nounwind {
 | |
| ;CHECK-LABEL: vrecpeQf32:
 | |
| ;CHECK: vrecpe.f32
 | |
| 	%tmp1 = load <4 x float>* %A
 | |
| 	%tmp2 = call <4 x float> @llvm.arm.neon.vrecpe.v4f32(<4 x float> %tmp1)
 | |
| 	ret <4 x float> %tmp2
 | |
| }
 | |
| 
 | |
| declare <2 x i32> @llvm.arm.neon.vrecpe.v2i32(<2 x i32>) nounwind readnone
 | |
| declare <4 x i32> @llvm.arm.neon.vrecpe.v4i32(<4 x i32>) nounwind readnone
 | |
| 
 | |
| declare <2 x float> @llvm.arm.neon.vrecpe.v2f32(<2 x float>) nounwind readnone
 | |
| declare <4 x float> @llvm.arm.neon.vrecpe.v4f32(<4 x float>) nounwind readnone
 | |
| 
 | |
| define <2 x float> @vrecpsf32(<2 x float>* %A, <2 x float>* %B) nounwind {
 | |
| ;CHECK-LABEL: vrecpsf32:
 | |
| ;CHECK: vrecps.f32
 | |
| 	%tmp1 = load <2 x float>* %A
 | |
| 	%tmp2 = load <2 x float>* %B
 | |
| 	%tmp3 = call <2 x float> @llvm.arm.neon.vrecps.v2f32(<2 x float> %tmp1, <2 x float> %tmp2)
 | |
| 	ret <2 x float> %tmp3
 | |
| }
 | |
| 
 | |
| define <4 x float> @vrecpsQf32(<4 x float>* %A, <4 x float>* %B) nounwind {
 | |
| ;CHECK-LABEL: vrecpsQf32:
 | |
| ;CHECK: vrecps.f32
 | |
| 	%tmp1 = load <4 x float>* %A
 | |
| 	%tmp2 = load <4 x float>* %B
 | |
| 	%tmp3 = call <4 x float> @llvm.arm.neon.vrecps.v4f32(<4 x float> %tmp1, <4 x float> %tmp2)
 | |
| 	ret <4 x float> %tmp3
 | |
| }
 | |
| 
 | |
| declare <2 x float> @llvm.arm.neon.vrecps.v2f32(<2 x float>, <2 x float>) nounwind readnone
 | |
| declare <4 x float> @llvm.arm.neon.vrecps.v4f32(<4 x float>, <4 x float>) nounwind readnone
 | |
| 
 | |
| define <2 x i32> @vrsqrtei32(<2 x i32>* %A) nounwind {
 | |
| ;CHECK-LABEL: vrsqrtei32:
 | |
| ;CHECK: vrsqrte.u32
 | |
| 	%tmp1 = load <2 x i32>* %A
 | |
| 	%tmp2 = call <2 x i32> @llvm.arm.neon.vrsqrte.v2i32(<2 x i32> %tmp1)
 | |
| 	ret <2 x i32> %tmp2
 | |
| }
 | |
| 
 | |
| define <4 x i32> @vrsqrteQi32(<4 x i32>* %A) nounwind {
 | |
| ;CHECK-LABEL: vrsqrteQi32:
 | |
| ;CHECK: vrsqrte.u32
 | |
| 	%tmp1 = load <4 x i32>* %A
 | |
| 	%tmp2 = call <4 x i32> @llvm.arm.neon.vrsqrte.v4i32(<4 x i32> %tmp1)
 | |
| 	ret <4 x i32> %tmp2
 | |
| }
 | |
| 
 | |
| define <2 x float> @vrsqrtef32(<2 x float>* %A) nounwind {
 | |
| ;CHECK-LABEL: vrsqrtef32:
 | |
| ;CHECK: vrsqrte.f32
 | |
| 	%tmp1 = load <2 x float>* %A
 | |
| 	%tmp2 = call <2 x float> @llvm.arm.neon.vrsqrte.v2f32(<2 x float> %tmp1)
 | |
| 	ret <2 x float> %tmp2
 | |
| }
 | |
| 
 | |
| define <4 x float> @vrsqrteQf32(<4 x float>* %A) nounwind {
 | |
| ;CHECK-LABEL: vrsqrteQf32:
 | |
| ;CHECK: vrsqrte.f32
 | |
| 	%tmp1 = load <4 x float>* %A
 | |
| 	%tmp2 = call <4 x float> @llvm.arm.neon.vrsqrte.v4f32(<4 x float> %tmp1)
 | |
| 	ret <4 x float> %tmp2
 | |
| }
 | |
| 
 | |
| declare <2 x i32> @llvm.arm.neon.vrsqrte.v2i32(<2 x i32>) nounwind readnone
 | |
| declare <4 x i32> @llvm.arm.neon.vrsqrte.v4i32(<4 x i32>) nounwind readnone
 | |
| 
 | |
| declare <2 x float> @llvm.arm.neon.vrsqrte.v2f32(<2 x float>) nounwind readnone
 | |
| declare <4 x float> @llvm.arm.neon.vrsqrte.v4f32(<4 x float>) nounwind readnone
 | |
| 
 | |
| define <2 x float> @vrsqrtsf32(<2 x float>* %A, <2 x float>* %B) nounwind {
 | |
| ;CHECK-LABEL: vrsqrtsf32:
 | |
| ;CHECK: vrsqrts.f32
 | |
| 	%tmp1 = load <2 x float>* %A
 | |
| 	%tmp2 = load <2 x float>* %B
 | |
| 	%tmp3 = call <2 x float> @llvm.arm.neon.vrsqrts.v2f32(<2 x float> %tmp1, <2 x float> %tmp2)
 | |
| 	ret <2 x float> %tmp3
 | |
| }
 | |
| 
 | |
| define <4 x float> @vrsqrtsQf32(<4 x float>* %A, <4 x float>* %B) nounwind {
 | |
| ;CHECK-LABEL: vrsqrtsQf32:
 | |
| ;CHECK: vrsqrts.f32
 | |
| 	%tmp1 = load <4 x float>* %A
 | |
| 	%tmp2 = load <4 x float>* %B
 | |
| 	%tmp3 = call <4 x float> @llvm.arm.neon.vrsqrts.v4f32(<4 x float> %tmp1, <4 x float> %tmp2)
 | |
| 	ret <4 x float> %tmp3
 | |
| }
 | |
| 
 | |
| declare <2 x float> @llvm.arm.neon.vrsqrts.v2f32(<2 x float>, <2 x float>) nounwind readnone
 | |
| declare <4 x float> @llvm.arm.neon.vrsqrts.v4f32(<4 x float>, <4 x float>) nounwind readnone
 |