mirror of
				https://github.com/c64scene-ar/llvm-6502.git
				synced 2025-10-31 08:16:47 +00:00 
			
		
		
		
	add comments untabify git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@30486 91177308-0d34-0410-b5e6-96231b3b80d8
		
			
				
	
	
		
			70 lines
		
	
	
		
			2.0 KiB
		
	
	
	
		
			C++
		
	
	
	
	
	
			
		
		
	
	
			70 lines
		
	
	
		
			2.0 KiB
		
	
	
	
		
			C++
		
	
	
	
	
	
| //===-- ARMMul.cpp - Define TargetMachine for A5CRM -----------------------===//
 | |
| //
 | |
| //                     The LLVM Compiler Infrastructure
 | |
| //
 | |
| // This file was developed by the "Instituto Nokia de Tecnologia" and
 | |
| // is distributed under the University of Illinois Open Source
 | |
| // License. See LICENSE.TXT for details.
 | |
| //
 | |
| //===----------------------------------------------------------------------===//
 | |
| //
 | |
| // Modify the ARM multiplication instructions so that Rd and Rm are distinct
 | |
| //
 | |
| //===----------------------------------------------------------------------===//
 | |
| 
 | |
| 
 | |
| #include "ARM.h"
 | |
| #include "llvm/CodeGen/MachineInstrBuilder.h"
 | |
| #include "llvm/CodeGen/MachineFunctionPass.h"
 | |
| #include "llvm/Support/Compiler.h"
 | |
| 
 | |
| using namespace llvm;
 | |
| 
 | |
| namespace {
 | |
|   class VISIBILITY_HIDDEN FixMul : public MachineFunctionPass {
 | |
|     virtual bool runOnMachineFunction(MachineFunction &MF);
 | |
|   };
 | |
| }
 | |
| 
 | |
| FunctionPass *llvm::createARMFixMulPass() { return new FixMul(); }
 | |
| 
 | |
| bool FixMul::runOnMachineFunction(MachineFunction &MF) {
 | |
|   bool Changed = false;
 | |
| 
 | |
|   for (MachineFunction::iterator BB = MF.begin(), E = MF.end();
 | |
|        BB != E; ++BB) {
 | |
|     MachineBasicBlock &MBB = *BB;
 | |
| 
 | |
|     for (MachineBasicBlock::iterator I = MBB.begin(), E = MBB.end();
 | |
|          I != E; ++I) {
 | |
|       MachineInstr *MI = I;
 | |
| 
 | |
|       if (MI->getOpcode() == ARM::MUL) {
 | |
|         MachineOperand &RdOp = MI->getOperand(0);
 | |
|         MachineOperand &RmOp = MI->getOperand(1);
 | |
|         MachineOperand &RsOp = MI->getOperand(2);
 | |
| 
 | |
|         unsigned Rd = RdOp.getReg();
 | |
|         unsigned Rm = RmOp.getReg();
 | |
|         unsigned Rs = RsOp.getReg();
 | |
| 
 | |
|         if(Rd == Rm) {
 | |
|           Changed = true;
 | |
|           if (Rd != Rs) {
 | |
| 	    //Rd and Rm must be distinct, but Rd can be equal to Rs.
 | |
| 	    //Swap Rs and Rm
 | |
|             RmOp.setReg(Rs);
 | |
|             RsOp.setReg(Rm);
 | |
|           } else {
 | |
|             BuildMI(MBB, I, ARM::MOV, 3, ARM::R12).addReg(Rm).addImm(0)
 | |
|               .addImm(ARMShift::LSL);
 | |
|             RmOp.setReg(ARM::R12);
 | |
|           }
 | |
|         }
 | |
|       }
 | |
|     }
 | |
|   }
 | |
| 
 | |
|   return Changed;
 | |
| }
 |