mirror of
https://github.com/c64scene-ar/llvm-6502.git
synced 2025-01-03 13:31:05 +00:00
06a6a300c5
intrinsics with target-indepdent intrinsics. The first instruction(s) to be handled are the vector versions of count leading zeros (ctlz). The changes here are to clang so that it generates a target independent vector ctlz when it sees an ARM dependent vector ctlz. The changes in llvm are to match the target independent vector ctlz and in VMCore/AutoUpgrade.cpp to update any existing bc files containing ARM dependent vector ctlzs with target-independent ctlzs. There are also changes to an existing test case in llvm for ARM vector count instructions and a new test for the bitcode upgrade. <rdar://problem/11831778> There is deliberately no test for the change to clang, as so far as I know, no consensus has been reached regarding how to test neon instructions in clang; q.v. <rdar://problem/8762292> git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@160200 91177308-0d34-0410-b5e6-96231b3b80d8 |
||
---|---|---|
.. | ||
2006-12-11-Cast-ConstExpr.ll | ||
2009-06-11-FirstClassAggregateConstant.ll | ||
2012-05-07-SwitchInstRangesSupport.ll | ||
arm32_neon_vcnt_upgrade.ll | ||
attributes.ll | ||
blockaddress.ll | ||
extractelement.ll | ||
flags.ll | ||
lit.local.cfg | ||
metadata-2.ll | ||
metadata.ll | ||
null-type.ll | ||
null-type.ll.bc | ||
ptest-new.ll | ||
ptest-old.ll | ||
shuffle.ll | ||
ssse3_palignr.ll |