mirror of
				https://github.com/c64scene-ar/llvm-6502.git
				synced 2025-11-03 14:21:30 +00:00 
			
		
		
		
	Test case by llvm-stress. git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@179477 91177308-0d34-0410-b5e6-96231b3b80d8
		
			
				
	
	
		
			133 lines
		
	
	
		
			5.8 KiB
		
	
	
	
		
			C++
		
	
	
	
	
	
			
		
		
	
	
			133 lines
		
	
	
		
			5.8 KiB
		
	
	
	
		
			C++
		
	
	
	
	
	
//===-- SparcISelLowering.h - Sparc DAG Lowering Interface ------*- C++ -*-===//
 | 
						|
//
 | 
						|
//                     The LLVM Compiler Infrastructure
 | 
						|
//
 | 
						|
// This file is distributed under the University of Illinois Open Source
 | 
						|
// License. See LICENSE.TXT for details.
 | 
						|
//
 | 
						|
//===----------------------------------------------------------------------===//
 | 
						|
//
 | 
						|
// This file defines the interfaces that Sparc uses to lower LLVM code into a
 | 
						|
// selection DAG.
 | 
						|
//
 | 
						|
//===----------------------------------------------------------------------===//
 | 
						|
 | 
						|
#ifndef SPARC_ISELLOWERING_H
 | 
						|
#define SPARC_ISELLOWERING_H
 | 
						|
 | 
						|
#include "Sparc.h"
 | 
						|
#include "llvm/Target/TargetLowering.h"
 | 
						|
 | 
						|
namespace llvm {
 | 
						|
  class SparcSubtarget;
 | 
						|
 | 
						|
  namespace SPISD {
 | 
						|
    enum {
 | 
						|
      FIRST_NUMBER = ISD::BUILTIN_OP_END,
 | 
						|
      CMPICC,      // Compare two GPR operands, set icc+xcc.
 | 
						|
      CMPFCC,      // Compare two FP operands, set fcc.
 | 
						|
      BRICC,       // Branch to dest on icc condition
 | 
						|
      BRXCC,       // Branch to dest on xcc condition (64-bit only).
 | 
						|
      BRFCC,       // Branch to dest on fcc condition
 | 
						|
      SELECT_ICC,  // Select between two values using the current ICC flags.
 | 
						|
      SELECT_XCC,  // Select between two values using the current XCC flags.
 | 
						|
      SELECT_FCC,  // Select between two values using the current FCC flags.
 | 
						|
 | 
						|
      Hi, Lo,      // Hi/Lo operations, typically on a global address.
 | 
						|
 | 
						|
      FTOI,        // FP to Int within a FP register.
 | 
						|
      ITOF,        // Int to FP within a FP register.
 | 
						|
 | 
						|
      CALL,        // A call instruction.
 | 
						|
      RET_FLAG,    // Return with a flag operand.
 | 
						|
      GLOBAL_BASE_REG, // Global base reg for PIC
 | 
						|
      FLUSHW       // FLUSH register windows to stack
 | 
						|
    };
 | 
						|
  }
 | 
						|
 | 
						|
  class SparcTargetLowering : public TargetLowering {
 | 
						|
    const SparcSubtarget *Subtarget;
 | 
						|
  public:
 | 
						|
    SparcTargetLowering(TargetMachine &TM);
 | 
						|
    virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const;
 | 
						|
 | 
						|
    /// computeMaskedBitsForTargetNode - Determine which of the bits specified
 | 
						|
    /// in Mask are known to be either zero or one and return them in the
 | 
						|
    /// KnownZero/KnownOne bitsets.
 | 
						|
    virtual void computeMaskedBitsForTargetNode(const SDValue Op,
 | 
						|
                                                APInt &KnownZero,
 | 
						|
                                                APInt &KnownOne,
 | 
						|
                                                const SelectionDAG &DAG,
 | 
						|
                                                unsigned Depth = 0) const;
 | 
						|
 | 
						|
    virtual MachineBasicBlock *
 | 
						|
      EmitInstrWithCustomInserter(MachineInstr *MI,
 | 
						|
                                  MachineBasicBlock *MBB) const;
 | 
						|
 | 
						|
    virtual const char *getTargetNodeName(unsigned Opcode) const;
 | 
						|
 | 
						|
    ConstraintType getConstraintType(const std::string &Constraint) const;
 | 
						|
    std::pair<unsigned, const TargetRegisterClass*>
 | 
						|
    getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const;
 | 
						|
 | 
						|
    virtual bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const;
 | 
						|
    virtual MVT getScalarShiftAmountTy(EVT LHSTy) const { return MVT::i32; }
 | 
						|
 | 
						|
    virtual SDValue
 | 
						|
      LowerFormalArguments(SDValue Chain,
 | 
						|
                           CallingConv::ID CallConv,
 | 
						|
                           bool isVarArg,
 | 
						|
                           const SmallVectorImpl<ISD::InputArg> &Ins,
 | 
						|
                           DebugLoc dl, SelectionDAG &DAG,
 | 
						|
                           SmallVectorImpl<SDValue> &InVals) const;
 | 
						|
    SDValue LowerFormalArguments_32(SDValue Chain,
 | 
						|
                                    CallingConv::ID CallConv,
 | 
						|
                                    bool isVarArg,
 | 
						|
                                    const SmallVectorImpl<ISD::InputArg> &Ins,
 | 
						|
                                    DebugLoc dl, SelectionDAG &DAG,
 | 
						|
                                    SmallVectorImpl<SDValue> &InVals) const;
 | 
						|
    SDValue LowerFormalArguments_64(SDValue Chain,
 | 
						|
                                    CallingConv::ID CallConv,
 | 
						|
                                    bool isVarArg,
 | 
						|
                                    const SmallVectorImpl<ISD::InputArg> &Ins,
 | 
						|
                                    DebugLoc dl, SelectionDAG &DAG,
 | 
						|
                                    SmallVectorImpl<SDValue> &InVals) const;
 | 
						|
 | 
						|
    virtual SDValue
 | 
						|
      LowerCall(TargetLowering::CallLoweringInfo &CLI,
 | 
						|
                SmallVectorImpl<SDValue> &InVals) const;
 | 
						|
    SDValue LowerCall_32(TargetLowering::CallLoweringInfo &CLI,
 | 
						|
                         SmallVectorImpl<SDValue> &InVals) const;
 | 
						|
    SDValue LowerCall_64(TargetLowering::CallLoweringInfo &CLI,
 | 
						|
                         SmallVectorImpl<SDValue> &InVals) const;
 | 
						|
 | 
						|
    virtual SDValue
 | 
						|
      LowerReturn(SDValue Chain,
 | 
						|
                  CallingConv::ID CallConv, bool isVarArg,
 | 
						|
                  const SmallVectorImpl<ISD::OutputArg> &Outs,
 | 
						|
                  const SmallVectorImpl<SDValue> &OutVals,
 | 
						|
                  DebugLoc dl, SelectionDAG &DAG) const;
 | 
						|
    SDValue LowerReturn_32(SDValue Chain,
 | 
						|
                           CallingConv::ID CallConv, bool IsVarArg,
 | 
						|
                           const SmallVectorImpl<ISD::OutputArg> &Outs,
 | 
						|
                           const SmallVectorImpl<SDValue> &OutVals,
 | 
						|
                           DebugLoc DL, SelectionDAG &DAG) const;
 | 
						|
    SDValue LowerReturn_64(SDValue Chain,
 | 
						|
                           CallingConv::ID CallConv, bool IsVarArg,
 | 
						|
                           const SmallVectorImpl<ISD::OutputArg> &Outs,
 | 
						|
                           const SmallVectorImpl<SDValue> &OutVals,
 | 
						|
                           DebugLoc DL, SelectionDAG &DAG) const;
 | 
						|
 | 
						|
    SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const;
 | 
						|
    SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) const;
 | 
						|
 | 
						|
    unsigned getSRetArgSize(SelectionDAG &DAG, SDValue Callee) const;
 | 
						|
    SDValue withTargetFlags(SDValue Op, unsigned TF, SelectionDAG &DAG) const;
 | 
						|
    SDValue makeHiLoPair(SDValue Op, unsigned HiTF, unsigned LoTF,
 | 
						|
                         SelectionDAG &DAG) const;
 | 
						|
    SDValue makeAddress(SDValue Op, SelectionDAG &DAG) const;
 | 
						|
  };
 | 
						|
} // end namespace llvm
 | 
						|
 | 
						|
#endif    // SPARC_ISELLOWERING_H
 |