mirror of
				https://github.com/c64scene-ar/llvm-6502.git
				synced 2025-11-04 05:17:07 +00:00 
			
		
		
		
	git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@95160 91177308-0d34-0410-b5e6-96231b3b80d8
		
			
				
	
	
		
			108 lines
		
	
	
		
			4.3 KiB
		
	
	
	
		
			C++
		
	
	
	
	
	
			
		
		
	
	
			108 lines
		
	
	
		
			4.3 KiB
		
	
	
	
		
			C++
		
	
	
	
	
	
//===-- SparcISelLowering.h - Sparc DAG Lowering Interface ------*- C++ -*-===//
 | 
						|
//
 | 
						|
//                     The LLVM Compiler Infrastructure
 | 
						|
//
 | 
						|
// This file is distributed under the University of Illinois Open Source
 | 
						|
// License. See LICENSE.TXT for details.
 | 
						|
//
 | 
						|
//===----------------------------------------------------------------------===//
 | 
						|
//
 | 
						|
// This file defines the interfaces that Sparc uses to lower LLVM code into a
 | 
						|
// selection DAG.
 | 
						|
//
 | 
						|
//===----------------------------------------------------------------------===//
 | 
						|
 | 
						|
#ifndef SPARC_ISELLOWERING_H
 | 
						|
#define SPARC_ISELLOWERING_H
 | 
						|
 | 
						|
#include "llvm/Target/TargetLowering.h"
 | 
						|
#include "Sparc.h"
 | 
						|
 | 
						|
namespace llvm {
 | 
						|
  namespace SPISD {
 | 
						|
    enum {
 | 
						|
      FIRST_NUMBER = ISD::BUILTIN_OP_END,
 | 
						|
      CMPICC,      // Compare two GPR operands, set icc.
 | 
						|
      CMPFCC,      // Compare two FP operands, set fcc.
 | 
						|
      BRICC,       // Branch to dest on icc condition
 | 
						|
      BRFCC,       // Branch to dest on fcc condition
 | 
						|
      SELECT_ICC,  // Select between two values using the current ICC flags.
 | 
						|
      SELECT_FCC,  // Select between two values using the current FCC flags.
 | 
						|
 | 
						|
      Hi, Lo,      // Hi/Lo operations, typically on a global address.
 | 
						|
 | 
						|
      FTOI,        // FP to Int within a FP register.
 | 
						|
      ITOF,        // Int to FP within a FP register.
 | 
						|
 | 
						|
      CALL,        // A call instruction.
 | 
						|
      RET_FLAG,    // Return with a flag operand.
 | 
						|
      GLOBAL_BASE_REG // Global base reg for PIC
 | 
						|
    };
 | 
						|
  }
 | 
						|
 | 
						|
  class SparcTargetLowering : public TargetLowering {
 | 
						|
    int VarArgsFrameOffset;   // Frame offset to start of varargs area.
 | 
						|
  public:
 | 
						|
    SparcTargetLowering(TargetMachine &TM);
 | 
						|
    virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG);
 | 
						|
 | 
						|
    int getVarArgsFrameOffset() const { return VarArgsFrameOffset; }
 | 
						|
 | 
						|
    /// computeMaskedBitsForTargetNode - Determine which of the bits specified
 | 
						|
    /// in Mask are known to be either zero or one and return them in the
 | 
						|
    /// KnownZero/KnownOne bitsets.
 | 
						|
    virtual void computeMaskedBitsForTargetNode(const SDValue Op,
 | 
						|
                                                const APInt &Mask,
 | 
						|
                                                APInt &KnownZero,
 | 
						|
                                                APInt &KnownOne,
 | 
						|
                                                const SelectionDAG &DAG,
 | 
						|
                                                unsigned Depth = 0) const;
 | 
						|
 | 
						|
    virtual MachineBasicBlock *EmitInstrWithCustomInserter(MachineInstr *MI,
 | 
						|
                                                         MachineBasicBlock *MBB,
 | 
						|
                    DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const;
 | 
						|
 | 
						|
    virtual const char *getTargetNodeName(unsigned Opcode) const;
 | 
						|
 | 
						|
    ConstraintType getConstraintType(const std::string &Constraint) const;
 | 
						|
    std::pair<unsigned, const TargetRegisterClass*>
 | 
						|
    getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const;
 | 
						|
    std::vector<unsigned>
 | 
						|
    getRegClassForInlineAsmConstraint(const std::string &Constraint,
 | 
						|
                                      EVT VT) const;
 | 
						|
 | 
						|
    virtual bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const;
 | 
						|
 | 
						|
    /// getFunctionAlignment - Return the Log2 alignment of this function.
 | 
						|
    virtual unsigned getFunctionAlignment(const Function *F) const;
 | 
						|
 | 
						|
    virtual SDValue
 | 
						|
      LowerFormalArguments(SDValue Chain,
 | 
						|
                           CallingConv::ID CallConv,
 | 
						|
                           bool isVarArg,
 | 
						|
                           const SmallVectorImpl<ISD::InputArg> &Ins,
 | 
						|
                           DebugLoc dl, SelectionDAG &DAG,
 | 
						|
                           SmallVectorImpl<SDValue> &InVals);
 | 
						|
 | 
						|
    virtual SDValue
 | 
						|
      LowerCall(SDValue Chain, SDValue Callee,
 | 
						|
                CallingConv::ID CallConv, bool isVarArg,
 | 
						|
                bool &isTailCall,
 | 
						|
                const SmallVectorImpl<ISD::OutputArg> &Outs,
 | 
						|
                const SmallVectorImpl<ISD::InputArg> &Ins,
 | 
						|
                DebugLoc dl, SelectionDAG &DAG,
 | 
						|
                SmallVectorImpl<SDValue> &InVals);
 | 
						|
 | 
						|
    virtual SDValue
 | 
						|
      LowerReturn(SDValue Chain,
 | 
						|
                  CallingConv::ID CallConv, bool isVarArg,
 | 
						|
                  const SmallVectorImpl<ISD::OutputArg> &Outs,
 | 
						|
                  DebugLoc dl, SelectionDAG &DAG);
 | 
						|
 | 
						|
    SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG);
 | 
						|
    SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG);
 | 
						|
  };
 | 
						|
} // end namespace llvm
 | 
						|
 | 
						|
#endif    // SPARC_ISELLOWERING_H
 |