mirror of
				https://github.com/c64scene-ar/llvm-6502.git
				synced 2025-11-04 05:17:07 +00:00 
			
		
		
		
	Seems to be allot simpler, and also paves the
way for further improvements.
v2: rebased on master, use 0 in BUFFER_LOAD_FORMAT_XYZW,
    use VGPR0 in dummy EXP, avoid compiler warning, break
    after encoding the first literal.
v3: correctly use V_ADD_F32_e64
This is a candidate for the stable branch.
Signed-off-by: Christian König <christian.koenig@amd.com>
Reviewed-by: Tom Stellard <thomas.stellard@amd.com>
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@175354 91177308-0d34-0410-b5e6-96231b3b80d8
		
	
		
			
				
	
	
		
			146 lines
		
	
	
		
			4.5 KiB
		
	
	
	
		
			C++
		
	
	
	
	
	
			
		
		
	
	
			146 lines
		
	
	
		
			4.5 KiB
		
	
	
	
		
			C++
		
	
	
	
	
	
//===-- AMDGPUAsmPrinter.cpp - AMDGPU Assebly printer  --------------------===//
 | 
						|
//
 | 
						|
//                     The LLVM Compiler Infrastructure
 | 
						|
//
 | 
						|
// This file is distributed under the University of Illinois Open Source
 | 
						|
// License. See LICENSE.TXT for details.
 | 
						|
//
 | 
						|
//===----------------------------------------------------------------------===//
 | 
						|
//
 | 
						|
/// \file
 | 
						|
///
 | 
						|
/// The AMDGPUAsmPrinter is used to print both assembly string and also binary
 | 
						|
/// code.  When passed an MCAsmStreamer it prints assembly and when passed
 | 
						|
/// an MCObjectStreamer it outputs binary code.
 | 
						|
//
 | 
						|
//===----------------------------------------------------------------------===//
 | 
						|
//
 | 
						|
 | 
						|
 | 
						|
#include "AMDGPUAsmPrinter.h"
 | 
						|
#include "AMDGPU.h"
 | 
						|
#include "SIMachineFunctionInfo.h"
 | 
						|
#include "SIRegisterInfo.h"
 | 
						|
#include "llvm/MC/MCStreamer.h"
 | 
						|
#include "llvm/Support/TargetRegistry.h"
 | 
						|
#include "llvm/Target/TargetLoweringObjectFile.h"
 | 
						|
 | 
						|
using namespace llvm;
 | 
						|
 | 
						|
 | 
						|
static AsmPrinter *createAMDGPUAsmPrinterPass(TargetMachine &tm,
 | 
						|
                                              MCStreamer &Streamer) {
 | 
						|
  return new AMDGPUAsmPrinter(tm, Streamer);
 | 
						|
}
 | 
						|
 | 
						|
extern "C" void LLVMInitializeR600AsmPrinter() {
 | 
						|
  TargetRegistry::RegisterAsmPrinter(TheAMDGPUTarget, createAMDGPUAsmPrinterPass);
 | 
						|
}
 | 
						|
 | 
						|
/// We need to override this function so we can avoid
 | 
						|
/// the call to EmitFunctionHeader(), which the MCPureStreamer can't handle.
 | 
						|
bool AMDGPUAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
 | 
						|
  const AMDGPUSubtarget &STM = TM.getSubtarget<AMDGPUSubtarget>();
 | 
						|
  if (STM.dumpCode()) {
 | 
						|
#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
 | 
						|
    MF.dump();
 | 
						|
#endif
 | 
						|
  }
 | 
						|
  SetupMachineFunction(MF);
 | 
						|
  if (OutStreamer.hasRawTextSupport()) {
 | 
						|
    OutStreamer.EmitRawText("@" + MF.getName() + ":");
 | 
						|
  }
 | 
						|
  OutStreamer.SwitchSection(getObjFileLowering().getTextSection());
 | 
						|
  if (STM.device()->getGeneration() > AMDGPUDeviceInfo::HD6XXX) {
 | 
						|
    EmitProgramInfo(MF);
 | 
						|
  }
 | 
						|
  EmitFunctionBody();
 | 
						|
  return false;
 | 
						|
}
 | 
						|
 | 
						|
void AMDGPUAsmPrinter::EmitProgramInfo(MachineFunction &MF) {
 | 
						|
  unsigned MaxSGPR = 0;
 | 
						|
  unsigned MaxVGPR = 0;
 | 
						|
  bool VCCUsed = false;
 | 
						|
  const SIRegisterInfo * RI =
 | 
						|
                static_cast<const SIRegisterInfo*>(TM.getRegisterInfo());
 | 
						|
 | 
						|
  for (MachineFunction::iterator BB = MF.begin(), BB_E = MF.end();
 | 
						|
                                                  BB != BB_E; ++BB) {
 | 
						|
    MachineBasicBlock &MBB = *BB;
 | 
						|
    for (MachineBasicBlock::iterator I = MBB.begin(), E = MBB.end();
 | 
						|
                                                    I != E; ++I) {
 | 
						|
      MachineInstr &MI = *I;
 | 
						|
 | 
						|
      unsigned numOperands = MI.getNumOperands();
 | 
						|
      for (unsigned op_idx = 0; op_idx < numOperands; op_idx++) {
 | 
						|
        MachineOperand & MO = MI.getOperand(op_idx);
 | 
						|
        unsigned maxUsed;
 | 
						|
        unsigned width = 0;
 | 
						|
        bool isSGPR = false;
 | 
						|
        unsigned reg;
 | 
						|
        unsigned hwReg;
 | 
						|
        if (!MO.isReg()) {
 | 
						|
          continue;
 | 
						|
        }
 | 
						|
        reg = MO.getReg();
 | 
						|
        if (reg == AMDGPU::VCC) {
 | 
						|
          VCCUsed = true;
 | 
						|
          continue;
 | 
						|
        }
 | 
						|
        switch (reg) {
 | 
						|
        default: break;
 | 
						|
        case AMDGPU::EXEC:
 | 
						|
        case AMDGPU::M0:
 | 
						|
          continue;
 | 
						|
        }
 | 
						|
 | 
						|
        if (AMDGPU::SReg_32RegClass.contains(reg)) {
 | 
						|
          isSGPR = true;
 | 
						|
          width = 1;
 | 
						|
        } else if (AMDGPU::VReg_32RegClass.contains(reg)) {
 | 
						|
          isSGPR = false;
 | 
						|
          width = 1;
 | 
						|
        } else if (AMDGPU::SReg_64RegClass.contains(reg)) {
 | 
						|
          isSGPR = true;
 | 
						|
          width = 2;
 | 
						|
        } else if (AMDGPU::VReg_64RegClass.contains(reg)) {
 | 
						|
          isSGPR = false;
 | 
						|
          width = 2;
 | 
						|
        } else if (AMDGPU::SReg_128RegClass.contains(reg)) {
 | 
						|
          isSGPR = true;
 | 
						|
          width = 4;
 | 
						|
        } else if (AMDGPU::VReg_128RegClass.contains(reg)) {
 | 
						|
          isSGPR = false;
 | 
						|
          width = 4;
 | 
						|
        } else if (AMDGPU::SReg_256RegClass.contains(reg)) {
 | 
						|
          isSGPR = true;
 | 
						|
          width = 8;
 | 
						|
        } else if (AMDGPU::VReg_256RegClass.contains(reg)) {
 | 
						|
          isSGPR = false;
 | 
						|
          width = 8;
 | 
						|
        } else if (AMDGPU::VReg_512RegClass.contains(reg)) {
 | 
						|
          isSGPR = false;
 | 
						|
          width = 16;
 | 
						|
        } else {
 | 
						|
          assert(!"Unknown register class");
 | 
						|
        }
 | 
						|
        hwReg = RI->getEncodingValue(reg) & 0xff;
 | 
						|
        maxUsed = hwReg + width - 1;
 | 
						|
        if (isSGPR) {
 | 
						|
          MaxSGPR = maxUsed > MaxSGPR ? maxUsed : MaxSGPR;
 | 
						|
        } else {
 | 
						|
          MaxVGPR = maxUsed > MaxVGPR ? maxUsed : MaxVGPR;
 | 
						|
        }
 | 
						|
      }
 | 
						|
    }
 | 
						|
  }
 | 
						|
  if (VCCUsed) {
 | 
						|
    MaxSGPR += 2;
 | 
						|
  }
 | 
						|
  SIMachineFunctionInfo * MFI = MF.getInfo<SIMachineFunctionInfo>();
 | 
						|
  OutStreamer.EmitIntValue(MaxSGPR + 1, 4);
 | 
						|
  OutStreamer.EmitIntValue(MaxVGPR + 1, 4);
 | 
						|
  OutStreamer.EmitIntValue(MFI->SPIPSInputAddr, 4);
 | 
						|
}
 |