mirror of
				https://github.com/c64scene-ar/llvm-6502.git
				synced 2025-10-31 08:16:47 +00:00 
			
		
		
		
	This is still a work in progress but most of the NEON instruction set is supported. git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@73919 91177308-0d34-0410-b5e6-96231b3b80d8
		
			
				
	
	
		
			74 lines
		
	
	
		
			2.8 KiB
		
	
	
	
		
			LLVM
		
	
	
	
	
	
			
		
		
	
	
			74 lines
		
	
	
		
			2.8 KiB
		
	
	
	
		
			LLVM
		
	
	
	
	
	
| ; RUN: llvm-as < %s | llc -march=arm -mattr=+neon > %t
 | |
| ; RUN: grep {vqdmulh\\.s16} %t | count 2
 | |
| ; RUN: grep {vqdmulh\\.s32} %t | count 2
 | |
| ; RUN: grep {vqrdmulh\\.s16} %t | count 2
 | |
| ; RUN: grep {vqrdmulh\\.s32} %t | count 2
 | |
| 
 | |
| define <4 x i16> @vqdmulhs16(<4 x i16>* %A, <4 x i16>* %B) nounwind {
 | |
| 	%tmp1 = load <4 x i16>* %A
 | |
| 	%tmp2 = load <4 x i16>* %B
 | |
| 	%tmp3 = call <4 x i16> @llvm.arm.neon.vqdmulh.v4i16(<4 x i16> %tmp1, <4 x i16> %tmp2)
 | |
| 	ret <4 x i16> %tmp3
 | |
| }
 | |
| 
 | |
| define <2 x i32> @vqdmulhs32(<2 x i32>* %A, <2 x i32>* %B) nounwind {
 | |
| 	%tmp1 = load <2 x i32>* %A
 | |
| 	%tmp2 = load <2 x i32>* %B
 | |
| 	%tmp3 = call <2 x i32> @llvm.arm.neon.vqdmulh.v2i32(<2 x i32> %tmp1, <2 x i32> %tmp2)
 | |
| 	ret <2 x i32> %tmp3
 | |
| }
 | |
| 
 | |
| define <8 x i16> @vqdmulhQs16(<8 x i16>* %A, <8 x i16>* %B) nounwind {
 | |
| 	%tmp1 = load <8 x i16>* %A
 | |
| 	%tmp2 = load <8 x i16>* %B
 | |
| 	%tmp3 = call <8 x i16> @llvm.arm.neon.vqdmulh.v8i16(<8 x i16> %tmp1, <8 x i16> %tmp2)
 | |
| 	ret <8 x i16> %tmp3
 | |
| }
 | |
| 
 | |
| define <4 x i32> @vqdmulhQs32(<4 x i32>* %A, <4 x i32>* %B) nounwind {
 | |
| 	%tmp1 = load <4 x i32>* %A
 | |
| 	%tmp2 = load <4 x i32>* %B
 | |
| 	%tmp3 = call <4 x i32> @llvm.arm.neon.vqdmulh.v4i32(<4 x i32> %tmp1, <4 x i32> %tmp2)
 | |
| 	ret <4 x i32> %tmp3
 | |
| }
 | |
| 
 | |
| declare <4 x i16> @llvm.arm.neon.vqdmulh.v4i16(<4 x i16>, <4 x i16>) nounwind readnone
 | |
| declare <2 x i32> @llvm.arm.neon.vqdmulh.v2i32(<2 x i32>, <2 x i32>) nounwind readnone
 | |
| 
 | |
| declare <8 x i16> @llvm.arm.neon.vqdmulh.v8i16(<8 x i16>, <8 x i16>) nounwind readnone
 | |
| declare <4 x i32> @llvm.arm.neon.vqdmulh.v4i32(<4 x i32>, <4 x i32>) nounwind readnone
 | |
| 
 | |
| define <4 x i16> @vqrdmulhs16(<4 x i16>* %A, <4 x i16>* %B) nounwind {
 | |
| 	%tmp1 = load <4 x i16>* %A
 | |
| 	%tmp2 = load <4 x i16>* %B
 | |
| 	%tmp3 = call <4 x i16> @llvm.arm.neon.vqrdmulh.v4i16(<4 x i16> %tmp1, <4 x i16> %tmp2)
 | |
| 	ret <4 x i16> %tmp3
 | |
| }
 | |
| 
 | |
| define <2 x i32> @vqrdmulhs32(<2 x i32>* %A, <2 x i32>* %B) nounwind {
 | |
| 	%tmp1 = load <2 x i32>* %A
 | |
| 	%tmp2 = load <2 x i32>* %B
 | |
| 	%tmp3 = call <2 x i32> @llvm.arm.neon.vqrdmulh.v2i32(<2 x i32> %tmp1, <2 x i32> %tmp2)
 | |
| 	ret <2 x i32> %tmp3
 | |
| }
 | |
| 
 | |
| define <8 x i16> @vqrdmulhQs16(<8 x i16>* %A, <8 x i16>* %B) nounwind {
 | |
| 	%tmp1 = load <8 x i16>* %A
 | |
| 	%tmp2 = load <8 x i16>* %B
 | |
| 	%tmp3 = call <8 x i16> @llvm.arm.neon.vqrdmulh.v8i16(<8 x i16> %tmp1, <8 x i16> %tmp2)
 | |
| 	ret <8 x i16> %tmp3
 | |
| }
 | |
| 
 | |
| define <4 x i32> @vqrdmulhQs32(<4 x i32>* %A, <4 x i32>* %B) nounwind {
 | |
| 	%tmp1 = load <4 x i32>* %A
 | |
| 	%tmp2 = load <4 x i32>* %B
 | |
| 	%tmp3 = call <4 x i32> @llvm.arm.neon.vqrdmulh.v4i32(<4 x i32> %tmp1, <4 x i32> %tmp2)
 | |
| 	ret <4 x i32> %tmp3
 | |
| }
 | |
| 
 | |
| declare <4 x i16> @llvm.arm.neon.vqrdmulh.v4i16(<4 x i16>, <4 x i16>) nounwind readnone
 | |
| declare <2 x i32> @llvm.arm.neon.vqrdmulh.v2i32(<2 x i32>, <2 x i32>) nounwind readnone
 | |
| 
 | |
| declare <8 x i16> @llvm.arm.neon.vqrdmulh.v8i16(<8 x i16>, <8 x i16>) nounwind readnone
 | |
| declare <4 x i32> @llvm.arm.neon.vqrdmulh.v4i32(<4 x i32>, <4 x i32>) nounwind readnone
 |