mirror of
				https://github.com/c64scene-ar/llvm-6502.git
				synced 2025-11-04 05:17:07 +00:00 
			
		
		
		
	Adds support for __builtin_arm_isb. Also corrects DSB and ISB instructions modelling by adding has-side-effects property. git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@212276 91177308-0d34-0410-b5e6-96231b3b80d8
		
			
				
	
	
		
			56 lines
		
	
	
		
			1.7 KiB
		
	
	
	
		
			LLVM
		
	
	
	
	
	
			
		
		
	
	
			56 lines
		
	
	
		
			1.7 KiB
		
	
	
	
		
			LLVM
		
	
	
	
	
	
; RUN: llc < %s -mtriple=armv7 -mattr=+db | FileCheck %s
 | 
						|
; RUN: llc < %s -mtriple=thumbv7 -mattr=+db | FileCheck %s
 | 
						|
 | 
						|
; CHECK-LABEL: test
 | 
						|
define void @test() {
 | 
						|
  call void @llvm.arm.dmb(i32 3)     ; CHECK: dmb osh
 | 
						|
  call void @llvm.arm.dsb(i32 7)     ; CHECK: dsb nsh
 | 
						|
  call void @llvm.arm.isb(i32 15)    ; CHECK: isb sy
 | 
						|
  ret void
 | 
						|
}
 | 
						|
 | 
						|
; Important point is that the compiler should not reorder memory access
 | 
						|
; instructions around DMB.
 | 
						|
; Failure to do so, two STRs will collapse into one STRD.
 | 
						|
; CHECK-LABEL: test_dmb_reordering
 | 
						|
define void @test_dmb_reordering(i32 %a, i32 %b, i32* %d) {
 | 
						|
  store i32 %a, i32* %d              ; CHECK: str {{r[0-9]+}}, [{{r[0-9]+}}]
 | 
						|
 | 
						|
  call void @llvm.arm.dmb(i32 15)    ; CHECK: dmb sy
 | 
						|
 | 
						|
  %d1 = getelementptr i32* %d, i32 1
 | 
						|
  store i32 %b, i32* %d1             ; CHECK: str {{r[0-9]+}}, [{{r[0-9]+}}, #4]
 | 
						|
 | 
						|
  ret void
 | 
						|
}
 | 
						|
 | 
						|
; Similarly for DSB.
 | 
						|
; CHECK-LABEL: test_dsb_reordering
 | 
						|
define void @test_dsb_reordering(i32 %a, i32 %b, i32* %d) {
 | 
						|
  store i32 %a, i32* %d              ; CHECK: str {{r[0-9]+}}, [{{r[0-9]+}}]
 | 
						|
 | 
						|
  call void @llvm.arm.dsb(i32 15)    ; CHECK: dsb sy
 | 
						|
 | 
						|
  %d1 = getelementptr i32* %d, i32 1
 | 
						|
  store i32 %b, i32* %d1             ; CHECK: str {{r[0-9]+}}, [{{r[0-9]+}}, #4]
 | 
						|
 | 
						|
  ret void
 | 
						|
}
 | 
						|
 | 
						|
; And ISB.
 | 
						|
; CHECK-LABEL: test_isb_reordering
 | 
						|
define void @test_isb_reordering(i32 %a, i32 %b, i32* %d) {
 | 
						|
  store i32 %a, i32* %d              ; CHECK: str {{r[0-9]+}}, [{{r[0-9]+}}]
 | 
						|
 | 
						|
  call void @llvm.arm.isb(i32 15)    ; CHECK: isb sy
 | 
						|
 | 
						|
  %d1 = getelementptr i32* %d, i32 1
 | 
						|
  store i32 %b, i32* %d1             ; CHECK: str {{r[0-9]+}}, [{{r[0-9]+}}, #4]
 | 
						|
 | 
						|
  ret void
 | 
						|
}
 | 
						|
 | 
						|
declare void @llvm.arm.dmb(i32)
 | 
						|
declare void @llvm.arm.dsb(i32)
 | 
						|
declare void @llvm.arm.isb(i32)
 |