mirror of
https://github.com/c64scene-ar/llvm-6502.git
synced 2024-12-28 04:33:05 +00:00
23125d02d9
This commit allows the ARM integrated assembler to parse and assemble the code with .eabi_attribute, .cpu, and .fpu directives. To implement the feature, this commit moves the code from AttrEmitter to ARMTargetStreamers, and several new test cases related to cortex-m4, cortex-r5, and cortex-a15 are added. Besides, this commit also change the Subtarget->isFPOnlySP() to Subtarget->hasD16() to match the usage of .fpu directive. This commit changes the test cases: * Several .eabi_attribute directives in 2010-09-29-mc-asm-header-test.ll are removed because the .fpu directive already cover the functionality. * In the Cortex-A15 test case, the value for Tag_Advanced_SIMD_arch has be changed from 1 to 2, which is more precise. git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@193524 91177308-0d34-0410-b5e6-96231b3b80d8
27 lines
720 B
ArmAsm
27 lines
720 B
ArmAsm
@ Check multiple .fpu directives.
|
|
|
|
@ The later .fpu directive should overwrite the earlier one.
|
|
@ See also: directive-fpu-multiple2.s.
|
|
|
|
@ RUN: llvm-mc < %s -triple arm-unknown-linux-gnueabi -filetype=obj \
|
|
@ RUN: | llvm-readobj -s -sd | FileCheck %s
|
|
|
|
.fpu neon
|
|
.fpu vfpv4
|
|
|
|
@ CHECK: Name: .ARM.attributes
|
|
@ CHECK-NEXT: Type: SHT_ARM_ATTRIBUTES (0x70000003)
|
|
@ CHECK-NEXT: Flags [ (0x0)
|
|
@ CHECK-NEXT: ]
|
|
@ CHECK-NEXT: Address: 0x0
|
|
@ CHECK-NEXT: Offset: 0x34
|
|
@ CHECK-NEXT: Size: 18
|
|
@ CHECK-NEXT: Link: 0
|
|
@ CHECK-NEXT: Info: 0
|
|
@ CHECK-NEXT: AddressAlignment: 1
|
|
@ CHECK-NEXT: EntrySize: 0
|
|
@ CHECK-NEXT: SectionData (
|
|
@ CHECK-NEXT: 0000: 41110000 00616561 62690001 07000000
|
|
@ CHECK-NEXT: 0010: 0A05
|
|
@ CHECK-NEXT: )
|