mirror of
				https://github.com/c64scene-ar/llvm-6502.git
				synced 2025-11-04 05:17:07 +00:00 
			
		
		
		
	git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@19243 91177308-0d34-0410-b5e6-96231b3b80d8
		
			
				
	
	
		
			271 lines
		
	
	
		
			9.5 KiB
		
	
	
	
		
			C++
		
	
	
	
	
	
			
		
		
	
	
			271 lines
		
	
	
		
			9.5 KiB
		
	
	
	
		
			C++
		
	
	
	
	
	
//===- CodeGenTarget.cpp - CodeGen Target Class Wrapper ---------*- C++ -*-===//
 | 
						|
// 
 | 
						|
//                     The LLVM Compiler Infrastructure
 | 
						|
//
 | 
						|
// This file was developed by the LLVM research group and is distributed under
 | 
						|
// the University of Illinois Open Source License. See LICENSE.TXT for details.
 | 
						|
// 
 | 
						|
//===----------------------------------------------------------------------===//
 | 
						|
//
 | 
						|
// This class wrap target description classes used by the various code
 | 
						|
// generation TableGen backends.  This makes it easier to access the data and
 | 
						|
// provides a single place that needs to check it for validity.  All of these
 | 
						|
// classes throw exceptions on error conditions.
 | 
						|
//
 | 
						|
//===----------------------------------------------------------------------===//
 | 
						|
 | 
						|
#include "CodeGenTarget.h"
 | 
						|
#include "Record.h"
 | 
						|
#include "llvm/ADT/StringExtras.h"
 | 
						|
#include "llvm/Support/CommandLine.h"
 | 
						|
using namespace llvm;
 | 
						|
 | 
						|
static cl::opt<unsigned>
 | 
						|
AsmWriterNum("asmwriternum", cl::init(0),
 | 
						|
             cl::desc("Make -gen-asm-writer emit assembly writer #N"));
 | 
						|
 | 
						|
/// getValueType - Return the MCV::ValueType that the specified TableGen record
 | 
						|
/// corresponds to.
 | 
						|
MVT::ValueType llvm::getValueType(Record *Rec) {
 | 
						|
  return (MVT::ValueType)Rec->getValueAsInt("Value");
 | 
						|
}
 | 
						|
 | 
						|
std::string llvm::getName(MVT::ValueType T) {
 | 
						|
  switch (T) {
 | 
						|
  case MVT::Other: return "UNKNOWN";
 | 
						|
  case MVT::i1:    return "i1";
 | 
						|
  case MVT::i8:    return "i8";
 | 
						|
  case MVT::i16:   return "i16";
 | 
						|
  case MVT::i32:   return "i32";
 | 
						|
  case MVT::i64:   return "i64";
 | 
						|
  case MVT::i128:  return "i128";
 | 
						|
  case MVT::f32:   return "f32";
 | 
						|
  case MVT::f64:   return "f64";
 | 
						|
  case MVT::f80:   return "f80";
 | 
						|
  case MVT::f128:  return "f128";
 | 
						|
  case MVT::isVoid:return "void";
 | 
						|
  default: assert(0 && "ILLEGAL VALUE TYPE!"); return "";
 | 
						|
  }
 | 
						|
}
 | 
						|
 | 
						|
std::string llvm::getEnumName(MVT::ValueType T) {
 | 
						|
  switch (T) {
 | 
						|
  case MVT::Other: return "Other";
 | 
						|
  case MVT::i1:    return "i1";
 | 
						|
  case MVT::i8:    return "i8";
 | 
						|
  case MVT::i16:   return "i16";
 | 
						|
  case MVT::i32:   return "i32";
 | 
						|
  case MVT::i64:   return "i64";
 | 
						|
  case MVT::i128:  return "i128";
 | 
						|
  case MVT::f32:   return "f32";
 | 
						|
  case MVT::f64:   return "f64";
 | 
						|
  case MVT::f80:   return "f80";
 | 
						|
  case MVT::f128:  return "f128";
 | 
						|
  case MVT::isVoid:return "isVoid";
 | 
						|
  default: assert(0 && "ILLEGAL VALUE TYPE!"); return "";
 | 
						|
  }
 | 
						|
}
 | 
						|
 | 
						|
 | 
						|
std::ostream &llvm::operator<<(std::ostream &OS, MVT::ValueType T) {
 | 
						|
  return OS << getName(T);
 | 
						|
}
 | 
						|
 | 
						|
 | 
						|
/// getTarget - Return the current instance of the Target class.
 | 
						|
///
 | 
						|
CodeGenTarget::CodeGenTarget() : PointerType(MVT::Other) {
 | 
						|
  std::vector<Record*> Targets = Records.getAllDerivedDefinitions("Target");
 | 
						|
  if (Targets.size() == 0)
 | 
						|
    throw std::string("ERROR: No 'Target' subclasses defined!");  
 | 
						|
  if (Targets.size() != 1)
 | 
						|
    throw std::string("ERROR: Multiple subclasses of Target defined!");
 | 
						|
  TargetRec = Targets[0];
 | 
						|
 | 
						|
  // Read in all of the CalleeSavedRegisters...
 | 
						|
  ListInit *LI = TargetRec->getValueAsListInit("CalleeSavedRegisters");
 | 
						|
  for (unsigned i = 0, e = LI->getSize(); i != e; ++i)
 | 
						|
    if (DefInit *DI = dynamic_cast<DefInit*>(LI->getElement(i)))
 | 
						|
      CalleeSavedRegisters.push_back(DI->getDef());
 | 
						|
    else
 | 
						|
      throw "Target: " + TargetRec->getName() +
 | 
						|
            " expected register definition in CalleeSavedRegisters list!";
 | 
						|
 | 
						|
  PointerType = getValueType(TargetRec->getValueAsDef("PointerType"));
 | 
						|
}
 | 
						|
 | 
						|
 | 
						|
const std::string &CodeGenTarget::getName() const {
 | 
						|
  return TargetRec->getName();
 | 
						|
}
 | 
						|
 | 
						|
Record *CodeGenTarget::getInstructionSet() const {
 | 
						|
  return TargetRec->getValueAsDef("InstructionSet");
 | 
						|
}
 | 
						|
 | 
						|
/// getAsmWriter - Return the AssemblyWriter definition for this target.
 | 
						|
///
 | 
						|
Record *CodeGenTarget::getAsmWriter() const {
 | 
						|
  ListInit *LI = TargetRec->getValueAsListInit("AssemblyWriters");
 | 
						|
  if (AsmWriterNum >= LI->getSize())
 | 
						|
    throw "Target does not have an AsmWriter #" + utostr(AsmWriterNum) + "!";
 | 
						|
  DefInit *DI = dynamic_cast<DefInit*>(LI->getElement(AsmWriterNum));
 | 
						|
  if (!DI) throw std::string("AssemblyWriter list should be a list of defs!");
 | 
						|
  return DI->getDef();
 | 
						|
}
 | 
						|
 | 
						|
void CodeGenTarget::ReadRegisters() const {
 | 
						|
  std::vector<Record*> Regs = Records.getAllDerivedDefinitions("Register");
 | 
						|
  if (Regs.empty())
 | 
						|
    throw std::string("No 'Register' subclasses defined!");
 | 
						|
 | 
						|
  Registers.reserve(Regs.size());
 | 
						|
  Registers.assign(Regs.begin(), Regs.end());
 | 
						|
}
 | 
						|
 | 
						|
CodeGenRegister::CodeGenRegister(Record *R) : TheDef(R) {
 | 
						|
  DeclaredSpillSize = R->getValueAsInt("SpillSize");
 | 
						|
  DeclaredSpillAlignment = R->getValueAsInt("SpillAlignment");
 | 
						|
}
 | 
						|
 | 
						|
const std::string &CodeGenRegister::getName() const {
 | 
						|
  return TheDef->getName();
 | 
						|
}
 | 
						|
 | 
						|
void CodeGenTarget::ReadRegisterClasses() const {
 | 
						|
  std::vector<Record*> RegClasses =
 | 
						|
    Records.getAllDerivedDefinitions("RegisterClass");
 | 
						|
  if (RegClasses.empty())
 | 
						|
    throw std::string("No 'RegisterClass' subclasses defined!");
 | 
						|
 | 
						|
  RegisterClasses.reserve(RegClasses.size());
 | 
						|
  RegisterClasses.assign(RegClasses.begin(), RegClasses.end());
 | 
						|
}
 | 
						|
 | 
						|
CodeGenRegisterClass::CodeGenRegisterClass(Record *R) : TheDef(R) {
 | 
						|
  SpillSize = R->getValueAsInt("Size");
 | 
						|
  SpillAlignment = R->getValueAsInt("Alignment");
 | 
						|
 | 
						|
  if (CodeInit *CI = dynamic_cast<CodeInit*>(R->getValueInit("Methods")))
 | 
						|
    MethodDefinitions = CI->getValue();
 | 
						|
  else
 | 
						|
    throw "Expected 'code' fragment for 'Methods' value in register class '"+
 | 
						|
          getName() + "'!";
 | 
						|
 | 
						|
  ListInit *RegList = R->getValueAsListInit("MemberList");
 | 
						|
  for (unsigned i = 0, e = RegList->getSize(); i != e; ++i) {
 | 
						|
    DefInit *RegDef = dynamic_cast<DefInit*>(RegList->getElement(i));
 | 
						|
    if (!RegDef) throw "Register class member is not a record!";      
 | 
						|
    Record *Reg = RegDef->getDef();
 | 
						|
 | 
						|
    if (!Reg->isSubClassOf("Register"))
 | 
						|
      throw "Register Class member '" + Reg->getName() +
 | 
						|
            "' does not derive from the Register class!";
 | 
						|
    Elements.push_back(Reg);
 | 
						|
  }
 | 
						|
}
 | 
						|
 | 
						|
const std::string &CodeGenRegisterClass::getName() const {
 | 
						|
  return TheDef->getName();
 | 
						|
}
 | 
						|
 | 
						|
 | 
						|
 | 
						|
void CodeGenTarget::ReadInstructions() const {
 | 
						|
  std::vector<Record*> Insts = Records.getAllDerivedDefinitions("Instruction");
 | 
						|
 | 
						|
  if (Insts.empty())
 | 
						|
    throw std::string("No 'Instruction' subclasses defined!");
 | 
						|
 | 
						|
  std::string InstFormatName =
 | 
						|
    getAsmWriter()->getValueAsString("InstFormatName");
 | 
						|
 | 
						|
  for (unsigned i = 0, e = Insts.size(); i != e; ++i) {
 | 
						|
    std::string AsmStr = Insts[i]->getValueAsString(InstFormatName);
 | 
						|
    Instructions.insert(std::make_pair(Insts[i]->getName(),
 | 
						|
                                       CodeGenInstruction(Insts[i], AsmStr)));
 | 
						|
  }
 | 
						|
}
 | 
						|
 | 
						|
/// getPHIInstruction - Return the designated PHI instruction.
 | 
						|
///
 | 
						|
const CodeGenInstruction &CodeGenTarget::getPHIInstruction() const {
 | 
						|
  Record *PHI = getInstructionSet()->getValueAsDef("PHIInst");
 | 
						|
  std::map<std::string, CodeGenInstruction>::const_iterator I =
 | 
						|
    getInstructions().find(PHI->getName());
 | 
						|
  if (I == Instructions.end())
 | 
						|
    throw "Could not find PHI instruction named '" + PHI->getName() + "'!";
 | 
						|
  return I->second;
 | 
						|
}
 | 
						|
 | 
						|
/// isLittleEndianEncoding - Return whether this target encodes its instruction
 | 
						|
/// in little-endian format, i.e. bits laid out in the order [0..n]
 | 
						|
///
 | 
						|
bool CodeGenTarget::isLittleEndianEncoding() const {
 | 
						|
  return getInstructionSet()->getValueAsBit("isLittleEndianEncoding");
 | 
						|
}
 | 
						|
 | 
						|
CodeGenInstruction::CodeGenInstruction(Record *R, const std::string &AsmStr)
 | 
						|
  : TheDef(R), AsmString(AsmStr) {
 | 
						|
  Name      = R->getValueAsString("Name");
 | 
						|
  Namespace = R->getValueAsString("Namespace");
 | 
						|
 | 
						|
  isReturn     = R->getValueAsBit("isReturn");
 | 
						|
  isBranch     = R->getValueAsBit("isBranch");
 | 
						|
  isBarrier    = R->getValueAsBit("isBarrier");
 | 
						|
  isCall       = R->getValueAsBit("isCall");
 | 
						|
  isLoad       = R->getValueAsBit("isLoad");
 | 
						|
  isStore      = R->getValueAsBit("isStore");
 | 
						|
  isTwoAddress = R->getValueAsBit("isTwoAddress");
 | 
						|
  isConvertibleToThreeAddress = R->getValueAsBit("isConvertibleToThreeAddress");
 | 
						|
  isCommutable = R->getValueAsBit("isCommutable");
 | 
						|
  isTerminator = R->getValueAsBit("isTerminator");
 | 
						|
  hasDelaySlot = R->getValueAsBit("hasDelaySlot");
 | 
						|
 | 
						|
  try {
 | 
						|
    DagInit *DI = R->getValueAsDag("OperandList");
 | 
						|
 | 
						|
    unsigned MIOperandNo = 0;
 | 
						|
    for (unsigned i = 0, e = DI->getNumArgs(); i != e; ++i)
 | 
						|
      if (DefInit *Arg = dynamic_cast<DefInit*>(DI->getArg(i))) {
 | 
						|
        Record *Rec = Arg->getDef();
 | 
						|
        MVT::ValueType Ty;
 | 
						|
        std::string PrintMethod = "printOperand";
 | 
						|
        unsigned NumOps = 1;
 | 
						|
        if (Rec->isSubClassOf("RegisterClass"))
 | 
						|
          Ty = getValueType(Rec->getValueAsDef("RegType"));
 | 
						|
        else if (Rec->isSubClassOf("Operand")) {
 | 
						|
          Ty = getValueType(Rec->getValueAsDef("Type"));
 | 
						|
          PrintMethod = Rec->getValueAsString("PrintMethod");
 | 
						|
          NumOps = Rec->getValueAsInt("NumMIOperands");
 | 
						|
        } else
 | 
						|
          throw "Unknown operand class '" + Rec->getName() +
 | 
						|
                "' in instruction '" + R->getName() + "' instruction!";
 | 
						|
        
 | 
						|
        OperandList.push_back(OperandInfo(Rec, Ty, DI->getArgName(i),
 | 
						|
                                          PrintMethod, MIOperandNo));
 | 
						|
        MIOperandNo += NumOps;
 | 
						|
      } else {
 | 
						|
        throw "Illegal operand for the '" + R->getName() + "' instruction!";
 | 
						|
      }
 | 
						|
  } catch (...) {
 | 
						|
    // Error parsing operands list, just ignore it.
 | 
						|
    AsmString.clear();
 | 
						|
    OperandList.clear();
 | 
						|
  }
 | 
						|
}
 | 
						|
 | 
						|
 | 
						|
 | 
						|
/// getOperandNamed - Return the index of the operand with the specified
 | 
						|
/// non-empty name.  If the instruction does not have an operand with the
 | 
						|
/// specified name, throw an exception.
 | 
						|
///
 | 
						|
unsigned CodeGenInstruction::getOperandNamed(const std::string &Name) const {
 | 
						|
  assert(!Name.empty() && "Cannot search for operand with no name!");
 | 
						|
  for (unsigned i = 0, e = OperandList.size(); i != e; ++i)
 | 
						|
    if (OperandList[i].Name == Name) return i;
 | 
						|
  throw "Instruction '" + TheDef->getName() +
 | 
						|
        "' does not have an operand named '$" + Name + "'!";
 | 
						|
}
 |