mirror of
https://github.com/c64scene-ar/llvm-6502.git
synced 2024-12-27 13:30:05 +00:00
d30a98e43a
(RISCDisassemblerEmitter) which emits the decoder functions for ARM and Thumb, and the disassembler core which invokes the decoder function and builds up the MCInst based on the decoded Opcode. Added sub-formats to the NeonI/NeonXI instructions to further refine the NEONFrm instructions to help disassembly. We also changed the output of the addressing modes to omit the '+' from the assembler syntax #+/-<imm> or +/-<Rm>. See, for example, A8.6.57/58/60. And modified test cases to not expect '+' in +reg or #+num. For example, ; CHECK: ldr.w r9, [r7, #28] git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@98637 91177308-0d34-0410-b5e6-96231b3b80d8
73 lines
1.5 KiB
LLVM
73 lines
1.5 KiB
LLVM
; RUN: llc < %s -march=thumb -mattr=+thumb2 | FileCheck %s
|
|
|
|
define i32 @f1(i32* %v) {
|
|
entry:
|
|
; CHECK: f1:
|
|
; CHECK: ldr r0, [r0]
|
|
%tmp = load i32* %v
|
|
ret i32 %tmp
|
|
}
|
|
|
|
define i32 @f2(i32* %v) {
|
|
entry:
|
|
; CHECK: f2:
|
|
; CHECK: ldr.w r0, [r0, #4092]
|
|
%tmp2 = getelementptr i32* %v, i32 1023
|
|
%tmp = load i32* %tmp2
|
|
ret i32 %tmp
|
|
}
|
|
|
|
define i32 @f3(i32* %v) {
|
|
entry:
|
|
; CHECK: f3:
|
|
; CHECK: mov.w r1, #4096
|
|
; CHECK: ldr r0, [r0, r1]
|
|
%tmp2 = getelementptr i32* %v, i32 1024
|
|
%tmp = load i32* %tmp2
|
|
ret i32 %tmp
|
|
}
|
|
|
|
define i32 @f4(i32 %base) {
|
|
entry:
|
|
; CHECK: f4:
|
|
; CHECK: ldr r0, [r0, #-128]
|
|
%tmp1 = sub i32 %base, 128
|
|
%tmp2 = inttoptr i32 %tmp1 to i32*
|
|
%tmp3 = load i32* %tmp2
|
|
ret i32 %tmp3
|
|
}
|
|
|
|
define i32 @f5(i32 %base, i32 %offset) {
|
|
entry:
|
|
; CHECK: f5:
|
|
; CHECK: ldr r0, [r0, r1]
|
|
%tmp1 = add i32 %base, %offset
|
|
%tmp2 = inttoptr i32 %tmp1 to i32*
|
|
%tmp3 = load i32* %tmp2
|
|
ret i32 %tmp3
|
|
}
|
|
|
|
define i32 @f6(i32 %base, i32 %offset) {
|
|
entry:
|
|
; CHECK: f6:
|
|
; CHECK: ldr.w r0, [r0, r1, lsl #2]
|
|
%tmp1 = shl i32 %offset, 2
|
|
%tmp2 = add i32 %base, %tmp1
|
|
%tmp3 = inttoptr i32 %tmp2 to i32*
|
|
%tmp4 = load i32* %tmp3
|
|
ret i32 %tmp4
|
|
}
|
|
|
|
define i32 @f7(i32 %base, i32 %offset) {
|
|
entry:
|
|
; CHECK: f7:
|
|
; CHECK: lsrs r1, r1, #2
|
|
; CHECK: ldr r0, [r0, r1]
|
|
|
|
%tmp1 = lshr i32 %offset, 2
|
|
%tmp2 = add i32 %base, %tmp1
|
|
%tmp3 = inttoptr i32 %tmp2 to i32*
|
|
%tmp4 = load i32* %tmp3
|
|
ret i32 %tmp4
|
|
}
|