mirror of
				https://github.com/c64scene-ar/llvm-6502.git
				synced 2025-11-04 05:17:07 +00:00 
			
		
		
		
	variables. - Module initialization functions supplanted the need for these. git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@75886 91177308-0d34-0410-b5e6-96231b3b80d8
		
			
				
	
	
		
			185 lines
		
	
	
		
			6.6 KiB
		
	
	
	
		
			C++
		
	
	
	
	
	
			
		
		
	
	
			185 lines
		
	
	
		
			6.6 KiB
		
	
	
	
		
			C++
		
	
	
	
	
	
//===-- ARMTargetMachine.cpp - Define TargetMachine for ARM ---------------===//
 | 
						|
//
 | 
						|
//                     The LLVM Compiler Infrastructure
 | 
						|
//
 | 
						|
// This file is distributed under the University of Illinois Open Source
 | 
						|
// License. See LICENSE.TXT for details.
 | 
						|
//
 | 
						|
//===----------------------------------------------------------------------===//
 | 
						|
//
 | 
						|
//
 | 
						|
//===----------------------------------------------------------------------===//
 | 
						|
 | 
						|
#include "ARMTargetMachine.h"
 | 
						|
#include "ARMTargetAsmInfo.h"
 | 
						|
#include "ARMFrameInfo.h"
 | 
						|
#include "ARM.h"
 | 
						|
#include "llvm/Module.h"
 | 
						|
#include "llvm/PassManager.h"
 | 
						|
#include "llvm/CodeGen/Passes.h"
 | 
						|
#include "llvm/Support/CommandLine.h"
 | 
						|
#include "llvm/Support/FormattedStream.h"
 | 
						|
#include "llvm/Target/TargetMachineRegistry.h"
 | 
						|
#include "llvm/Target/TargetOptions.h"
 | 
						|
using namespace llvm;
 | 
						|
 | 
						|
static cl::opt<bool> DisableLdStOpti("disable-arm-loadstore-opti", cl::Hidden,
 | 
						|
                              cl::desc("Disable load store optimization pass"));
 | 
						|
static cl::opt<bool> DisableIfConversion("disable-arm-if-conversion",cl::Hidden,
 | 
						|
                              cl::desc("Disable if-conversion pass"));
 | 
						|
 | 
						|
// Register the target.
 | 
						|
extern Target TheARMTarget;
 | 
						|
static RegisterTarget<ARMTargetMachine>   X(TheARMTarget, "arm",   "ARM");
 | 
						|
 | 
						|
extern Target TheThumbTarget;
 | 
						|
static RegisterTarget<ThumbTargetMachine> Y(TheThumbTarget, "thumb", "Thumb");
 | 
						|
 | 
						|
// Force static initialization.
 | 
						|
extern "C" void LLVMInitializeARMTarget() { }
 | 
						|
 | 
						|
/// TargetMachine ctor - Create an ARM architecture model.
 | 
						|
///
 | 
						|
ARMBaseTargetMachine::ARMBaseTargetMachine(const Target &T,
 | 
						|
                                           const Module &M,
 | 
						|
                                           const std::string &FS,
 | 
						|
                                           bool isThumb)
 | 
						|
  : LLVMTargetMachine(T),
 | 
						|
    Subtarget(M, FS, isThumb),
 | 
						|
    FrameInfo(Subtarget),
 | 
						|
    JITInfo(),
 | 
						|
    InstrItins(Subtarget.getInstrItineraryData()) {
 | 
						|
  DefRelocModel = getRelocationModel();
 | 
						|
}
 | 
						|
 | 
						|
ARMTargetMachine::ARMTargetMachine(const Target &T, const Module &M, 
 | 
						|
                                   const std::string &FS)
 | 
						|
  : ARMBaseTargetMachine(T, M, FS, false), InstrInfo(Subtarget),
 | 
						|
    DataLayout(Subtarget.isAPCS_ABI() ?
 | 
						|
               std::string("e-p:32:32-f64:32:32-i64:32:32") :
 | 
						|
               std::string("e-p:32:32-f64:64:64-i64:64:64")),
 | 
						|
    TLInfo(*this) {
 | 
						|
}
 | 
						|
 | 
						|
ThumbTargetMachine::ThumbTargetMachine(const Target &T, const Module &M, 
 | 
						|
                                       const std::string &FS)
 | 
						|
  : ARMBaseTargetMachine(T, M, FS, true),
 | 
						|
    DataLayout(Subtarget.isAPCS_ABI() ?
 | 
						|
               std::string("e-p:32:32-f64:32:32-i64:32:32-"
 | 
						|
                           "i16:16:32-i8:8:32-i1:8:32-a:0:32") :
 | 
						|
               std::string("e-p:32:32-f64:64:64-i64:64:64-"
 | 
						|
                           "i16:16:32-i8:8:32-i1:8:32-a:0:32")),
 | 
						|
    TLInfo(*this) {
 | 
						|
  // Create the approriate type of Thumb InstrInfo
 | 
						|
  if (Subtarget.hasThumb2())
 | 
						|
    InstrInfo = new Thumb2InstrInfo(Subtarget);
 | 
						|
  else
 | 
						|
    InstrInfo = new Thumb1InstrInfo(Subtarget);
 | 
						|
}
 | 
						|
 | 
						|
 | 
						|
const TargetAsmInfo *ARMBaseTargetMachine::createTargetAsmInfo() const {
 | 
						|
  switch (Subtarget.TargetType) {
 | 
						|
   case ARMSubtarget::isDarwin:
 | 
						|
    return new ARMDarwinTargetAsmInfo(*this);
 | 
						|
   case ARMSubtarget::isELF:
 | 
						|
    return new ARMELFTargetAsmInfo(*this);
 | 
						|
   default:
 | 
						|
    return new ARMGenericTargetAsmInfo(*this);
 | 
						|
  }
 | 
						|
}
 | 
						|
 | 
						|
 | 
						|
// Pass Pipeline Configuration
 | 
						|
bool ARMBaseTargetMachine::addInstSelector(PassManagerBase &PM,
 | 
						|
                                           CodeGenOpt::Level OptLevel) {
 | 
						|
  PM.add(createARMISelDag(*this));
 | 
						|
  return false;
 | 
						|
}
 | 
						|
 | 
						|
bool ARMBaseTargetMachine::addPreRegAlloc(PassManagerBase &PM,
 | 
						|
                                          CodeGenOpt::Level OptLevel) {
 | 
						|
  // FIXME: temporarily disabling load / store optimization pass for Thumb mode.
 | 
						|
  if (OptLevel != CodeGenOpt::None && !DisableLdStOpti && !Subtarget.isThumb())
 | 
						|
    PM.add(createARMLoadStoreOptimizationPass(true));
 | 
						|
  return true;
 | 
						|
}
 | 
						|
 | 
						|
bool ARMBaseTargetMachine::addPreEmitPass(PassManagerBase &PM,
 | 
						|
                                          CodeGenOpt::Level OptLevel) {
 | 
						|
  // FIXME: temporarily disabling load / store optimization pass for Thumb mode.
 | 
						|
  if (OptLevel != CodeGenOpt::None && !DisableLdStOpti && !Subtarget.isThumb())
 | 
						|
    PM.add(createARMLoadStoreOptimizationPass());
 | 
						|
 | 
						|
  if (OptLevel != CodeGenOpt::None &&
 | 
						|
      !DisableIfConversion && !Subtarget.isThumb())
 | 
						|
    PM.add(createIfConverterPass());
 | 
						|
 | 
						|
  if (Subtarget.isThumb2())
 | 
						|
    PM.add(createThumb2ITBlockPass());
 | 
						|
 | 
						|
  PM.add(createARMConstantIslandPass());
 | 
						|
  return true;
 | 
						|
}
 | 
						|
 | 
						|
bool ARMBaseTargetMachine::addCodeEmitter(PassManagerBase &PM,
 | 
						|
                                          CodeGenOpt::Level OptLevel,
 | 
						|
                                          MachineCodeEmitter &MCE) {
 | 
						|
  // FIXME: Move this to TargetJITInfo!
 | 
						|
  if (DefRelocModel == Reloc::Default)
 | 
						|
    setRelocationModel(Reloc::Static);
 | 
						|
 | 
						|
  // Machine code emitter pass for ARM.
 | 
						|
  PM.add(createARMCodeEmitterPass(*this, MCE));
 | 
						|
  return false;
 | 
						|
}
 | 
						|
 | 
						|
bool ARMBaseTargetMachine::addCodeEmitter(PassManagerBase &PM,
 | 
						|
                                          CodeGenOpt::Level OptLevel,
 | 
						|
                                          JITCodeEmitter &JCE) {
 | 
						|
  // FIXME: Move this to TargetJITInfo!
 | 
						|
  if (DefRelocModel == Reloc::Default)
 | 
						|
    setRelocationModel(Reloc::Static);
 | 
						|
 | 
						|
  // Machine code emitter pass for ARM.
 | 
						|
  PM.add(createARMJITCodeEmitterPass(*this, JCE));
 | 
						|
  return false;
 | 
						|
}
 | 
						|
 | 
						|
bool ARMBaseTargetMachine::addCodeEmitter(PassManagerBase &PM,
 | 
						|
                                          CodeGenOpt::Level OptLevel,
 | 
						|
                                          ObjectCodeEmitter &OCE) {
 | 
						|
  // FIXME: Move this to TargetJITInfo!
 | 
						|
  if (DefRelocModel == Reloc::Default)
 | 
						|
    setRelocationModel(Reloc::Static);
 | 
						|
 | 
						|
  // Machine code emitter pass for ARM.
 | 
						|
  PM.add(createARMObjectCodeEmitterPass(*this, OCE));
 | 
						|
  return false;
 | 
						|
}
 | 
						|
 | 
						|
bool ARMBaseTargetMachine::addSimpleCodeEmitter(PassManagerBase &PM,
 | 
						|
                                                CodeGenOpt::Level OptLevel,
 | 
						|
                                                MachineCodeEmitter &MCE) {
 | 
						|
  // Machine code emitter pass for ARM.
 | 
						|
  PM.add(createARMCodeEmitterPass(*this, MCE));
 | 
						|
  return false;
 | 
						|
}
 | 
						|
 | 
						|
bool ARMBaseTargetMachine::addSimpleCodeEmitter(PassManagerBase &PM,
 | 
						|
                                                CodeGenOpt::Level OptLevel,
 | 
						|
                                                JITCodeEmitter &JCE) {
 | 
						|
  // Machine code emitter pass for ARM.
 | 
						|
  PM.add(createARMJITCodeEmitterPass(*this, JCE));
 | 
						|
  return false;
 | 
						|
}
 | 
						|
 | 
						|
bool ARMBaseTargetMachine::addSimpleCodeEmitter(PassManagerBase &PM,
 | 
						|
                                            CodeGenOpt::Level OptLevel,
 | 
						|
                                            ObjectCodeEmitter &OCE) {
 | 
						|
  // Machine code emitter pass for ARM.
 | 
						|
  PM.add(createARMObjectCodeEmitterPass(*this, OCE));
 | 
						|
  return false;
 | 
						|
}
 | 
						|
 |