mirror of
https://github.com/c64scene-ar/llvm-6502.git
synced 2025-01-08 03:30:22 +00:00
29f94c7201
This commit starts with a "git mv ARM64 AArch64" and continues out from there, renaming the C++ classes, intrinsics, and other target-local objects for consistency. "ARM64" test directories are also moved, and tests that began their life in ARM64 use an arm64 triple, those from AArch64 use an aarch64 triple. Both should be equivalent though. This finishes the AArch64 merge, and everyone should feel free to continue committing as normal now. git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@209577 91177308-0d34-0410-b5e6-96231b3b80d8
136 lines
4.6 KiB
LLVM
136 lines
4.6 KiB
LLVM
; RUN: llc < %s -O0 -fast-isel-abort -relocation-model=dynamic-no-pic -mtriple=arm64-apple-ios | FileCheck %s --check-prefix=ARM64
|
|
|
|
@message = global [80 x i8] c"The LLVM Compiler Infrastructure\00\00\00\00\00\00\00\00\00\00\00\00\00\00\00\00\00\00\00\00\00\00\00\00\00\00\00\00\00\00\00\00\00\00\00\00\00\00\00\00\00\00\00\00\00\00\00\00", align 16
|
|
@temp = common global [80 x i8] zeroinitializer, align 16
|
|
|
|
define void @t1() {
|
|
; ARM64-LABEL: t1
|
|
; ARM64: adrp x8, _message@PAGE
|
|
; ARM64: add x0, x8, _message@PAGEOFF
|
|
; ARM64: movz w9, #0
|
|
; ARM64: movz x2, #0x50
|
|
; ARM64: uxtb w1, w9
|
|
; ARM64: bl _memset
|
|
call void @llvm.memset.p0i8.i64(i8* getelementptr inbounds ([80 x i8]* @message, i32 0, i32 0), i8 0, i64 80, i32 16, i1 false)
|
|
ret void
|
|
}
|
|
|
|
declare void @llvm.memset.p0i8.i64(i8* nocapture, i8, i64, i32, i1)
|
|
|
|
define void @t2() {
|
|
; ARM64-LABEL: t2
|
|
; ARM64: adrp x8, _temp@GOTPAGE
|
|
; ARM64: ldr x0, [x8, _temp@GOTPAGEOFF]
|
|
; ARM64: adrp x8, _message@PAGE
|
|
; ARM64: add x1, x8, _message@PAGEOFF
|
|
; ARM64: movz x2, #0x50
|
|
; ARM64: bl _memcpy
|
|
call void @llvm.memcpy.p0i8.p0i8.i64(i8* getelementptr inbounds ([80 x i8]* @temp, i32 0, i32 0), i8* getelementptr inbounds ([80 x i8]* @message, i32 0, i32 0), i64 80, i32 16, i1 false)
|
|
ret void
|
|
}
|
|
|
|
declare void @llvm.memcpy.p0i8.p0i8.i64(i8* nocapture, i8* nocapture, i64, i32, i1)
|
|
|
|
define void @t3() {
|
|
; ARM64-LABEL: t3
|
|
; ARM64: adrp x8, _temp@GOTPAGE
|
|
; ARM64: ldr x0, [x8, _temp@GOTPAGEOFF]
|
|
; ARM64: adrp x8, _message@PAGE
|
|
; ARM64: add x1, x8, _message@PAGEOFF
|
|
; ARM64: movz x2, #0x14
|
|
; ARM64: bl _memmove
|
|
call void @llvm.memmove.p0i8.p0i8.i64(i8* getelementptr inbounds ([80 x i8]* @temp, i32 0, i32 0), i8* getelementptr inbounds ([80 x i8]* @message, i32 0, i32 0), i64 20, i32 16, i1 false)
|
|
ret void
|
|
}
|
|
|
|
declare void @llvm.memmove.p0i8.p0i8.i64(i8* nocapture, i8* nocapture, i64, i32, i1)
|
|
|
|
define void @t4() {
|
|
; ARM64-LABEL: t4
|
|
; ARM64: adrp x8, _temp@GOTPAGE
|
|
; ARM64: ldr x8, [x8, _temp@GOTPAGEOFF]
|
|
; ARM64: adrp x9, _message@PAGE
|
|
; ARM64: add x9, x9, _message@PAGEOFF
|
|
; ARM64: ldr x10, [x9]
|
|
; ARM64: str x10, [x8]
|
|
; ARM64: ldr x10, [x9, #8]
|
|
; ARM64: str x10, [x8, #8]
|
|
; ARM64: ldrb w11, [x9, #16]
|
|
; ARM64: strb w11, [x8, #16]
|
|
; ARM64: ret
|
|
call void @llvm.memcpy.p0i8.p0i8.i64(i8* getelementptr inbounds ([80 x i8]* @temp, i32 0, i32 0), i8* getelementptr inbounds ([80 x i8]* @message, i32 0, i32 0), i64 17, i32 16, i1 false)
|
|
ret void
|
|
}
|
|
|
|
define void @t5() {
|
|
; ARM64-LABEL: t5
|
|
; ARM64: adrp x8, _temp@GOTPAGE
|
|
; ARM64: ldr x8, [x8, _temp@GOTPAGEOFF]
|
|
; ARM64: adrp x9, _message@PAGE
|
|
; ARM64: add x9, x9, _message@PAGEOFF
|
|
; ARM64: ldr x10, [x9]
|
|
; ARM64: str x10, [x8]
|
|
; ARM64: ldr x10, [x9, #8]
|
|
; ARM64: str x10, [x8, #8]
|
|
; ARM64: ldrb w11, [x9, #16]
|
|
; ARM64: strb w11, [x8, #16]
|
|
; ARM64: ret
|
|
call void @llvm.memcpy.p0i8.p0i8.i64(i8* getelementptr inbounds ([80 x i8]* @temp, i32 0, i32 0), i8* getelementptr inbounds ([80 x i8]* @message, i32 0, i32 0), i64 17, i32 8, i1 false)
|
|
ret void
|
|
}
|
|
|
|
define void @t6() {
|
|
; ARM64-LABEL: t6
|
|
; ARM64: adrp x8, _temp@GOTPAGE
|
|
; ARM64: ldr x8, [x8, _temp@GOTPAGEOFF]
|
|
; ARM64: adrp x9, _message@PAGE
|
|
; ARM64: add x9, x9, _message@PAGEOFF
|
|
; ARM64: ldr w10, [x9]
|
|
; ARM64: str w10, [x8]
|
|
; ARM64: ldr w10, [x9, #4]
|
|
; ARM64: str w10, [x8, #4]
|
|
; ARM64: ldrb w10, [x9, #8]
|
|
; ARM64: strb w10, [x8, #8]
|
|
; ARM64: ret
|
|
call void @llvm.memcpy.p0i8.p0i8.i64(i8* getelementptr inbounds ([80 x i8]* @temp, i32 0, i32 0), i8* getelementptr inbounds ([80 x i8]* @message, i32 0, i32 0), i64 9, i32 4, i1 false)
|
|
ret void
|
|
}
|
|
|
|
define void @t7() {
|
|
; ARM64-LABEL: t7
|
|
; ARM64: adrp x8, _temp@GOTPAGE
|
|
; ARM64: ldr x8, [x8, _temp@GOTPAGEOFF]
|
|
; ARM64: adrp x9, _message@PAGE
|
|
; ARM64: add x9, x9, _message@PAGEOFF
|
|
; ARM64: ldrh w10, [x9]
|
|
; ARM64: strh w10, [x8]
|
|
; ARM64: ldrh w10, [x9, #2]
|
|
; ARM64: strh w10, [x8, #2]
|
|
; ARM64: ldrh w10, [x9, #4]
|
|
; ARM64: strh w10, [x8, #4]
|
|
; ARM64: ldrb w10, [x9, #6]
|
|
; ARM64: strb w10, [x8, #6]
|
|
; ARM64: ret
|
|
call void @llvm.memcpy.p0i8.p0i8.i64(i8* getelementptr inbounds ([80 x i8]* @temp, i32 0, i32 0), i8* getelementptr inbounds ([80 x i8]* @message, i32 0, i32 0), i64 7, i32 2, i1 false)
|
|
ret void
|
|
}
|
|
|
|
define void @t8() {
|
|
; ARM64-LABEL: t8
|
|
; ARM64: adrp x8, _temp@GOTPAGE
|
|
; ARM64: ldr x8, [x8, _temp@GOTPAGEOFF]
|
|
; ARM64: adrp x9, _message@PAGE
|
|
; ARM64: add x9, x9, _message@PAGEOFF
|
|
; ARM64: ldrb w10, [x9]
|
|
; ARM64: strb w10, [x8]
|
|
; ARM64: ldrb w10, [x9, #1]
|
|
; ARM64: strb w10, [x8, #1]
|
|
; ARM64: ldrb w10, [x9, #2]
|
|
; ARM64: strb w10, [x8, #2]
|
|
; ARM64: ldrb w10, [x9, #3]
|
|
; ARM64: strb w10, [x8, #3]
|
|
; ARM64: ret
|
|
call void @llvm.memcpy.p0i8.p0i8.i64(i8* getelementptr inbounds ([80 x i8]* @temp, i32 0, i32 0), i8* getelementptr inbounds ([80 x i8]* @message, i32 0, i32 0), i64 4, i32 1, i1 false)
|
|
ret void
|
|
}
|