mirror of
				https://github.com/c64scene-ar/llvm-6502.git
				synced 2025-10-30 16:17:05 +00:00 
			
		
		
		
	one Value with another one in all operands and implicit references of the machine instruction. git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@3306 91177308-0d34-0410-b5e6-96231b3b80d8
		
			
				
	
	
		
			207 lines
		
	
	
		
			5.6 KiB
		
	
	
	
		
			C++
		
	
	
	
	
	
			
		
		
	
	
			207 lines
		
	
	
		
			5.6 KiB
		
	
	
	
		
			C++
		
	
	
	
	
	
| //===-- MachineInstr.cpp --------------------------------------------------===//
 | |
| // 
 | |
| //===----------------------------------------------------------------------===//
 | |
| 
 | |
| #include "llvm/CodeGen/MachineInstr.h"
 | |
| #include "llvm/Value.h"
 | |
| using std::cerr;
 | |
| 
 | |
| 
 | |
| // Constructor for instructions with fixed #operands (nearly all)
 | |
| MachineInstr::MachineInstr(MachineOpCode _opCode,
 | |
| 			   OpCodeMask    _opCodeMask)
 | |
|   : opCode(_opCode),
 | |
|     opCodeMask(_opCodeMask),
 | |
|     operands(TargetInstrDescriptors[_opCode].numOperands)
 | |
| {
 | |
|   assert(TargetInstrDescriptors[_opCode].numOperands >= 0);
 | |
| }
 | |
| 
 | |
| // Constructor for instructions with variable #operands
 | |
| MachineInstr::MachineInstr(MachineOpCode _opCode,
 | |
| 			   unsigned	 numOperands,
 | |
| 			   OpCodeMask    _opCodeMask)
 | |
|   : opCode(_opCode),
 | |
|     opCodeMask(_opCodeMask),
 | |
|     operands(numOperands)
 | |
| {
 | |
| }
 | |
| 
 | |
| void
 | |
| MachineInstr::SetMachineOperandVal(unsigned int i,
 | |
|                                    MachineOperand::MachineOperandType opType,
 | |
|                                    Value* _val,
 | |
|                                    bool isdef,
 | |
|                                    bool isDefAndUse)
 | |
| {
 | |
|   assert(i < operands.size());
 | |
|   operands[i].Initialize(opType, _val);
 | |
|   if (isdef || TargetInstrDescriptors[opCode].resultPos == (int) i)
 | |
|     operands[i].markDef();
 | |
|   if (isDefAndUse)
 | |
|     operands[i].markDefAndUse();
 | |
| }
 | |
| 
 | |
| void
 | |
| MachineInstr::SetMachineOperandConst(unsigned int i,
 | |
| 				MachineOperand::MachineOperandType operandType,
 | |
|                                      int64_t intValue)
 | |
| {
 | |
|   assert(i < operands.size());
 | |
|   assert(TargetInstrDescriptors[opCode].resultPos != (int) i &&
 | |
|          "immed. constant cannot be defined");
 | |
|   operands[i].InitializeConst(operandType, intValue);
 | |
| }
 | |
| 
 | |
| void
 | |
| MachineInstr::SetMachineOperandReg(unsigned int i,
 | |
|                                    int regNum,
 | |
|                                    bool isdef,
 | |
|                                    bool isDefAndUse,
 | |
|                                    bool isCCReg)
 | |
| {
 | |
|   assert(i < operands.size());
 | |
|   operands[i].InitializeReg(regNum, isCCReg);
 | |
|   if (isdef || TargetInstrDescriptors[opCode].resultPos == (int) i)
 | |
|     operands[i].markDef();
 | |
|   if (isDefAndUse)
 | |
|     operands[i].markDefAndUse();
 | |
|   regsUsed.insert(regNum);
 | |
| }
 | |
| 
 | |
| void
 | |
| MachineInstr::SetRegForOperand(unsigned i, int regNum)
 | |
| {
 | |
|   operands[i].setRegForValue(regNum);
 | |
|   regsUsed.insert(regNum);
 | |
| }
 | |
| 
 | |
| 
 | |
| // Subsitute all occurrences of Value* oldVal with newVal in all operands
 | |
| // and all implicit refs.  If defsOnly == true, substitute defs only.
 | |
| unsigned
 | |
| MachineInstr::substituteValue(const Value* oldVal, Value* newVal, bool defsOnly)
 | |
| {
 | |
|   unsigned numSubst = 0;
 | |
| 
 | |
|   // Subsitute operands
 | |
|   for (MachineInstr::val_op_iterator O = begin(), E = end(); O != E; ++O)
 | |
|     if (*O == oldVal)
 | |
|       if (!defsOnly || O.isDef())
 | |
|         {
 | |
|           O.getMachineOperand().value = newVal;
 | |
|           ++numSubst;
 | |
|         }
 | |
| 
 | |
|   // Subsitute implicit refs
 | |
|   for (unsigned i=0, N=implicitRefs.size(); i < N; ++i)
 | |
|     if (implicitRefs[i] == oldVal)
 | |
|       if (!defsOnly || implicitRefIsDefined(i))
 | |
|         {
 | |
|           implicitRefs[i] = newVal;
 | |
|           ++numSubst;
 | |
|         }
 | |
| 
 | |
|   return numSubst;
 | |
| }
 | |
| 
 | |
| 
 | |
| void
 | |
| MachineInstr::dump() const 
 | |
| {
 | |
|   cerr << "  " << *this;
 | |
| }
 | |
| 
 | |
| static inline std::ostream &OutputValue(std::ostream &os,
 | |
|                                         const Value* val)
 | |
| {
 | |
|   os << "(val ";
 | |
|   if (val && val->hasName())
 | |
|     return os << val->getName() << ")";
 | |
|   else
 | |
|     return os << (void*) val << ")";              // print address only
 | |
| }
 | |
| 
 | |
| std::ostream &operator<<(std::ostream& os, const MachineInstr& minstr)
 | |
| {
 | |
|   os << TargetInstrDescriptors[minstr.opCode].opCodeString;
 | |
|   
 | |
|   for (unsigned i=0, N=minstr.getNumOperands(); i < N; i++) {
 | |
|     os << "\t" << minstr.getOperand(i);
 | |
|     if( minstr.operandIsDefined(i) ) 
 | |
|       os << "*";
 | |
|     if( minstr.operandIsDefinedAndUsed(i) ) 
 | |
|       os << "*";
 | |
|   }
 | |
|   
 | |
|   // code for printing implict references
 | |
|   unsigned NumOfImpRefs =  minstr.getNumImplicitRefs();
 | |
|   if(  NumOfImpRefs > 0 ) {
 | |
|     os << "\tImplicit: ";
 | |
|     for(unsigned z=0; z < NumOfImpRefs; z++) {
 | |
|       OutputValue(os, minstr.getImplicitRef(z)); 
 | |
|       if( minstr.implicitRefIsDefined(z)) os << "*";
 | |
|       if( minstr.implicitRefIsDefinedAndUsed(z)) os << "*";
 | |
|       os << "\t";
 | |
|     }
 | |
|   }
 | |
|   
 | |
|   return os << "\n";
 | |
| }
 | |
| 
 | |
| std::ostream &operator<<(std::ostream &os, const MachineOperand &mop)
 | |
| {
 | |
|   if (mop.opHiBits32())
 | |
|     os << "%lm(";
 | |
|   else if (mop.opLoBits32())
 | |
|     os << "%lo(";
 | |
|   else if (mop.opHiBits64())
 | |
|     os << "%hh(";
 | |
|   else if (mop.opLoBits64())
 | |
|     os << "%hm(";
 | |
|   
 | |
|   switch(mop.opType)
 | |
|     {
 | |
|     case MachineOperand::MO_VirtualRegister:
 | |
|       os << "%reg";
 | |
|       OutputValue(os, mop.getVRegValue());
 | |
|       break;
 | |
|     case MachineOperand::MO_CCRegister:
 | |
|       os << "%ccreg";
 | |
|       OutputValue(os, mop.getVRegValue());
 | |
|       break;
 | |
|     case MachineOperand::MO_MachineRegister:
 | |
|       os << "%reg";
 | |
|       os << "(" << mop.getMachineRegNum() << ")";
 | |
|       break;
 | |
|     case MachineOperand::MO_SignExtendedImmed:
 | |
|       os << (long)mop.immedVal;
 | |
|       break;
 | |
|     case MachineOperand::MO_UnextendedImmed:
 | |
|       os << (long)mop.immedVal;
 | |
|       break;
 | |
|     case MachineOperand::MO_PCRelativeDisp:
 | |
|       {
 | |
|         const Value* opVal = mop.getVRegValue();
 | |
|         bool isLabel = isa<Function>(opVal) || isa<BasicBlock>(opVal);
 | |
|         os << "%disp(" << (isLabel? "label " : "addr-of-val ");
 | |
|         if (opVal->hasName())
 | |
|           os << opVal->getName();
 | |
|         else
 | |
|           os << (const void*) opVal;
 | |
|         os << ")";
 | |
|         break;
 | |
|       }
 | |
|     default:
 | |
|       assert(0 && "Unrecognized operand type");
 | |
|       break;
 | |
|     }
 | |
|   
 | |
|   if (mop.flags &
 | |
|       (MachineOperand::HIFLAG32 | MachineOperand::LOFLAG32 | 
 | |
|        MachineOperand::HIFLAG64 | MachineOperand::LOFLAG64))
 | |
|     os << ")";
 | |
|   
 | |
|   return os;
 | |
| }
 |