mirror of
				https://github.com/c64scene-ar/llvm-6502.git
				synced 2025-10-31 08:16:47 +00:00 
			
		
		
		
	This update was done with the following bash script:
  find test/CodeGen -name "*.ll" | \
  while read NAME; do
    echo "$NAME"
    if ! grep -q "^; *RUN: *llc.*debug" $NAME; then
      TEMP=`mktemp -t temp`
      cp $NAME $TEMP
      sed -n "s/^define [^@]*@\([A-Za-z0-9_]*\)(.*$/\1/p" < $NAME | \
      while read FUNC; do
        sed -i '' "s/;\(.*\)\([A-Za-z0-9_-]*\):\( *\)$FUNC: *\$/;\1\2-LABEL:\3$FUNC:/g" $TEMP
      done
      sed -i '' "s/;\(.*\)-LABEL-LABEL:/;\1-LABEL:/" $TEMP
      sed -i '' "s/;\(.*\)-NEXT-LABEL:/;\1-NEXT:/" $TEMP
      sed -i '' "s/;\(.*\)-NOT-LABEL:/;\1-NOT:/" $TEMP
      sed -i '' "s/;\(.*\)-DAG-LABEL:/;\1-DAG:/" $TEMP
      mv $TEMP $NAME
    fi
  done
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@186280 91177308-0d34-0410-b5e6-96231b3b80d8
		
	
		
			
				
	
	
		
			170 lines
		
	
	
		
			6.5 KiB
		
	
	
	
		
			LLVM
		
	
	
	
	
	
			
		
		
	
	
			170 lines
		
	
	
		
			6.5 KiB
		
	
	
	
		
			LLVM
		
	
	
	
	
	
| ; RUN: llc < %s -march=arm -mattr=+neon | FileCheck %s
 | |
| 
 | |
| define <8 x i8> @vqshrns8(<8 x i16>* %A) nounwind {
 | |
| ;CHECK-LABEL: vqshrns8:
 | |
| ;CHECK: vqshrn.s16
 | |
| 	%tmp1 = load <8 x i16>* %A
 | |
| 	%tmp2 = call <8 x i8> @llvm.arm.neon.vqshiftns.v8i8(<8 x i16> %tmp1, <8 x i16> < i16 -8, i16 -8, i16 -8, i16 -8, i16 -8, i16 -8, i16 -8, i16 -8 >)
 | |
| 	ret <8 x i8> %tmp2
 | |
| }
 | |
| 
 | |
| define <4 x i16> @vqshrns16(<4 x i32>* %A) nounwind {
 | |
| ;CHECK-LABEL: vqshrns16:
 | |
| ;CHECK: vqshrn.s32
 | |
| 	%tmp1 = load <4 x i32>* %A
 | |
| 	%tmp2 = call <4 x i16> @llvm.arm.neon.vqshiftns.v4i16(<4 x i32> %tmp1, <4 x i32> < i32 -16, i32 -16, i32 -16, i32 -16 >)
 | |
| 	ret <4 x i16> %tmp2
 | |
| }
 | |
| 
 | |
| define <2 x i32> @vqshrns32(<2 x i64>* %A) nounwind {
 | |
| ;CHECK-LABEL: vqshrns32:
 | |
| ;CHECK: vqshrn.s64
 | |
| 	%tmp1 = load <2 x i64>* %A
 | |
| 	%tmp2 = call <2 x i32> @llvm.arm.neon.vqshiftns.v2i32(<2 x i64> %tmp1, <2 x i64> < i64 -32, i64 -32 >)
 | |
| 	ret <2 x i32> %tmp2
 | |
| }
 | |
| 
 | |
| define <8 x i8> @vqshrnu8(<8 x i16>* %A) nounwind {
 | |
| ;CHECK-LABEL: vqshrnu8:
 | |
| ;CHECK: vqshrn.u16
 | |
| 	%tmp1 = load <8 x i16>* %A
 | |
| 	%tmp2 = call <8 x i8> @llvm.arm.neon.vqshiftnu.v8i8(<8 x i16> %tmp1, <8 x i16> < i16 -8, i16 -8, i16 -8, i16 -8, i16 -8, i16 -8, i16 -8, i16 -8 >)
 | |
| 	ret <8 x i8> %tmp2
 | |
| }
 | |
| 
 | |
| define <4 x i16> @vqshrnu16(<4 x i32>* %A) nounwind {
 | |
| ;CHECK-LABEL: vqshrnu16:
 | |
| ;CHECK: vqshrn.u32
 | |
| 	%tmp1 = load <4 x i32>* %A
 | |
| 	%tmp2 = call <4 x i16> @llvm.arm.neon.vqshiftnu.v4i16(<4 x i32> %tmp1, <4 x i32> < i32 -16, i32 -16, i32 -16, i32 -16 >)
 | |
| 	ret <4 x i16> %tmp2
 | |
| }
 | |
| 
 | |
| define <2 x i32> @vqshrnu32(<2 x i64>* %A) nounwind {
 | |
| ;CHECK-LABEL: vqshrnu32:
 | |
| ;CHECK: vqshrn.u64
 | |
| 	%tmp1 = load <2 x i64>* %A
 | |
| 	%tmp2 = call <2 x i32> @llvm.arm.neon.vqshiftnu.v2i32(<2 x i64> %tmp1, <2 x i64> < i64 -32, i64 -32 >)
 | |
| 	ret <2 x i32> %tmp2
 | |
| }
 | |
| 
 | |
| define <8 x i8> @vqshruns8(<8 x i16>* %A) nounwind {
 | |
| ;CHECK-LABEL: vqshruns8:
 | |
| ;CHECK: vqshrun.s16
 | |
| 	%tmp1 = load <8 x i16>* %A
 | |
| 	%tmp2 = call <8 x i8> @llvm.arm.neon.vqshiftnsu.v8i8(<8 x i16> %tmp1, <8 x i16> < i16 -8, i16 -8, i16 -8, i16 -8, i16 -8, i16 -8, i16 -8, i16 -8 >)
 | |
| 	ret <8 x i8> %tmp2
 | |
| }
 | |
| 
 | |
| define <4 x i16> @vqshruns16(<4 x i32>* %A) nounwind {
 | |
| ;CHECK-LABEL: vqshruns16:
 | |
| ;CHECK: vqshrun.s32
 | |
| 	%tmp1 = load <4 x i32>* %A
 | |
| 	%tmp2 = call <4 x i16> @llvm.arm.neon.vqshiftnsu.v4i16(<4 x i32> %tmp1, <4 x i32> < i32 -16, i32 -16, i32 -16, i32 -16 >)
 | |
| 	ret <4 x i16> %tmp2
 | |
| }
 | |
| 
 | |
| define <2 x i32> @vqshruns32(<2 x i64>* %A) nounwind {
 | |
| ;CHECK-LABEL: vqshruns32:
 | |
| ;CHECK: vqshrun.s64
 | |
| 	%tmp1 = load <2 x i64>* %A
 | |
| 	%tmp2 = call <2 x i32> @llvm.arm.neon.vqshiftnsu.v2i32(<2 x i64> %tmp1, <2 x i64> < i64 -32, i64 -32 >)
 | |
| 	ret <2 x i32> %tmp2
 | |
| }
 | |
| 
 | |
| declare <8 x i8>  @llvm.arm.neon.vqshiftns.v8i8(<8 x i16>, <8 x i16>) nounwind readnone
 | |
| declare <4 x i16> @llvm.arm.neon.vqshiftns.v4i16(<4 x i32>, <4 x i32>) nounwind readnone
 | |
| declare <2 x i32> @llvm.arm.neon.vqshiftns.v2i32(<2 x i64>, <2 x i64>) nounwind readnone
 | |
| 
 | |
| declare <8 x i8>  @llvm.arm.neon.vqshiftnu.v8i8(<8 x i16>, <8 x i16>) nounwind readnone
 | |
| declare <4 x i16> @llvm.arm.neon.vqshiftnu.v4i16(<4 x i32>, <4 x i32>) nounwind readnone
 | |
| declare <2 x i32> @llvm.arm.neon.vqshiftnu.v2i32(<2 x i64>, <2 x i64>) nounwind readnone
 | |
| 
 | |
| declare <8 x i8>  @llvm.arm.neon.vqshiftnsu.v8i8(<8 x i16>, <8 x i16>) nounwind readnone
 | |
| declare <4 x i16> @llvm.arm.neon.vqshiftnsu.v4i16(<4 x i32>, <4 x i32>) nounwind readnone
 | |
| declare <2 x i32> @llvm.arm.neon.vqshiftnsu.v2i32(<2 x i64>, <2 x i64>) nounwind readnone
 | |
| 
 | |
| define <8 x i8> @vqrshrns8(<8 x i16>* %A) nounwind {
 | |
| ;CHECK-LABEL: vqrshrns8:
 | |
| ;CHECK: vqrshrn.s16
 | |
| 	%tmp1 = load <8 x i16>* %A
 | |
| 	%tmp2 = call <8 x i8> @llvm.arm.neon.vqrshiftns.v8i8(<8 x i16> %tmp1, <8 x i16> < i16 -8, i16 -8, i16 -8, i16 -8, i16 -8, i16 -8, i16 -8, i16 -8 >)
 | |
| 	ret <8 x i8> %tmp2
 | |
| }
 | |
| 
 | |
| define <4 x i16> @vqrshrns16(<4 x i32>* %A) nounwind {
 | |
| ;CHECK-LABEL: vqrshrns16:
 | |
| ;CHECK: vqrshrn.s32
 | |
| 	%tmp1 = load <4 x i32>* %A
 | |
| 	%tmp2 = call <4 x i16> @llvm.arm.neon.vqrshiftns.v4i16(<4 x i32> %tmp1, <4 x i32> < i32 -16, i32 -16, i32 -16, i32 -16 >)
 | |
| 	ret <4 x i16> %tmp2
 | |
| }
 | |
| 
 | |
| define <2 x i32> @vqrshrns32(<2 x i64>* %A) nounwind {
 | |
| ;CHECK-LABEL: vqrshrns32:
 | |
| ;CHECK: vqrshrn.s64
 | |
| 	%tmp1 = load <2 x i64>* %A
 | |
| 	%tmp2 = call <2 x i32> @llvm.arm.neon.vqrshiftns.v2i32(<2 x i64> %tmp1, <2 x i64> < i64 -32, i64 -32 >)
 | |
| 	ret <2 x i32> %tmp2
 | |
| }
 | |
| 
 | |
| define <8 x i8> @vqrshrnu8(<8 x i16>* %A) nounwind {
 | |
| ;CHECK-LABEL: vqrshrnu8:
 | |
| ;CHECK: vqrshrn.u16
 | |
| 	%tmp1 = load <8 x i16>* %A
 | |
| 	%tmp2 = call <8 x i8> @llvm.arm.neon.vqrshiftnu.v8i8(<8 x i16> %tmp1, <8 x i16> < i16 -8, i16 -8, i16 -8, i16 -8, i16 -8, i16 -8, i16 -8, i16 -8 >)
 | |
| 	ret <8 x i8> %tmp2
 | |
| }
 | |
| 
 | |
| define <4 x i16> @vqrshrnu16(<4 x i32>* %A) nounwind {
 | |
| ;CHECK-LABEL: vqrshrnu16:
 | |
| ;CHECK: vqrshrn.u32
 | |
| 	%tmp1 = load <4 x i32>* %A
 | |
| 	%tmp2 = call <4 x i16> @llvm.arm.neon.vqrshiftnu.v4i16(<4 x i32> %tmp1, <4 x i32> < i32 -16, i32 -16, i32 -16, i32 -16 >)
 | |
| 	ret <4 x i16> %tmp2
 | |
| }
 | |
| 
 | |
| define <2 x i32> @vqrshrnu32(<2 x i64>* %A) nounwind {
 | |
| ;CHECK-LABEL: vqrshrnu32:
 | |
| ;CHECK: vqrshrn.u64
 | |
| 	%tmp1 = load <2 x i64>* %A
 | |
| 	%tmp2 = call <2 x i32> @llvm.arm.neon.vqrshiftnu.v2i32(<2 x i64> %tmp1, <2 x i64> < i64 -32, i64 -32 >)
 | |
| 	ret <2 x i32> %tmp2
 | |
| }
 | |
| 
 | |
| define <8 x i8> @vqrshruns8(<8 x i16>* %A) nounwind {
 | |
| ;CHECK-LABEL: vqrshruns8:
 | |
| ;CHECK: vqrshrun.s16
 | |
| 	%tmp1 = load <8 x i16>* %A
 | |
| 	%tmp2 = call <8 x i8> @llvm.arm.neon.vqrshiftnsu.v8i8(<8 x i16> %tmp1, <8 x i16> < i16 -8, i16 -8, i16 -8, i16 -8, i16 -8, i16 -8, i16 -8, i16 -8 >)
 | |
| 	ret <8 x i8> %tmp2
 | |
| }
 | |
| 
 | |
| define <4 x i16> @vqrshruns16(<4 x i32>* %A) nounwind {
 | |
| ;CHECK-LABEL: vqrshruns16:
 | |
| ;CHECK: vqrshrun.s32
 | |
| 	%tmp1 = load <4 x i32>* %A
 | |
| 	%tmp2 = call <4 x i16> @llvm.arm.neon.vqrshiftnsu.v4i16(<4 x i32> %tmp1, <4 x i32> < i32 -16, i32 -16, i32 -16, i32 -16 >)
 | |
| 	ret <4 x i16> %tmp2
 | |
| }
 | |
| 
 | |
| define <2 x i32> @vqrshruns32(<2 x i64>* %A) nounwind {
 | |
| ;CHECK-LABEL: vqrshruns32:
 | |
| ;CHECK: vqrshrun.s64
 | |
| 	%tmp1 = load <2 x i64>* %A
 | |
| 	%tmp2 = call <2 x i32> @llvm.arm.neon.vqrshiftnsu.v2i32(<2 x i64> %tmp1, <2 x i64> < i64 -32, i64 -32 >)
 | |
| 	ret <2 x i32> %tmp2
 | |
| }
 | |
| 
 | |
| declare <8 x i8>  @llvm.arm.neon.vqrshiftns.v8i8(<8 x i16>, <8 x i16>) nounwind readnone
 | |
| declare <4 x i16> @llvm.arm.neon.vqrshiftns.v4i16(<4 x i32>, <4 x i32>) nounwind readnone
 | |
| declare <2 x i32> @llvm.arm.neon.vqrshiftns.v2i32(<2 x i64>, <2 x i64>) nounwind readnone
 | |
| 
 | |
| declare <8 x i8>  @llvm.arm.neon.vqrshiftnu.v8i8(<8 x i16>, <8 x i16>) nounwind readnone
 | |
| declare <4 x i16> @llvm.arm.neon.vqrshiftnu.v4i16(<4 x i32>, <4 x i32>) nounwind readnone
 | |
| declare <2 x i32> @llvm.arm.neon.vqrshiftnu.v2i32(<2 x i64>, <2 x i64>) nounwind readnone
 | |
| 
 | |
| declare <8 x i8>  @llvm.arm.neon.vqrshiftnsu.v8i8(<8 x i16>, <8 x i16>) nounwind readnone
 | |
| declare <4 x i16> @llvm.arm.neon.vqrshiftnsu.v4i16(<4 x i32>, <4 x i32>) nounwind readnone
 | |
| declare <2 x i32> @llvm.arm.neon.vqrshiftnsu.v2i32(<2 x i64>, <2 x i64>) nounwind readnone
 |