mirror of
				https://github.com/c64scene-ar/llvm-6502.git
				synced 2025-10-29 08:16:51 +00:00 
			
		
		
		
	the internals of TargetMachine could change. git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@183488 91177308-0d34-0410-b5e6-96231b3b80d8
		
			
				
	
	
		
			105 lines
		
	
	
		
			3.4 KiB
		
	
	
	
		
			C++
		
	
	
	
	
	
			
		
		
	
	
			105 lines
		
	
	
		
			3.4 KiB
		
	
	
	
		
			C++
		
	
	
	
	
	
| //===-- ARMHazardRecognizer.cpp - ARM postra hazard recognizer ------------===//
 | |
| //
 | |
| //                     The LLVM Compiler Infrastructure
 | |
| //
 | |
| // This file is distributed under the University of Illinois Open Source
 | |
| // License. See LICENSE.TXT for details.
 | |
| //
 | |
| //===----------------------------------------------------------------------===//
 | |
| 
 | |
| #include "ARMHazardRecognizer.h"
 | |
| #include "ARMBaseInstrInfo.h"
 | |
| #include "ARMBaseRegisterInfo.h"
 | |
| #include "ARMSubtarget.h"
 | |
| #include "llvm/CodeGen/MachineInstr.h"
 | |
| #include "llvm/CodeGen/ScheduleDAG.h"
 | |
| #include "llvm/Target/TargetRegisterInfo.h"
 | |
| using namespace llvm;
 | |
| 
 | |
| static bool hasRAWHazard(MachineInstr *DefMI, MachineInstr *MI,
 | |
|                          const TargetRegisterInfo &TRI) {
 | |
|   // FIXME: Detect integer instructions properly.
 | |
|   const MCInstrDesc &MCID = MI->getDesc();
 | |
|   unsigned Domain = MCID.TSFlags & ARMII::DomainMask;
 | |
|   if (MI->mayStore())
 | |
|     return false;
 | |
|   unsigned Opcode = MCID.getOpcode();
 | |
|   if (Opcode == ARM::VMOVRS || Opcode == ARM::VMOVRRD)
 | |
|     return false;
 | |
|   if ((Domain & ARMII::DomainVFP) || (Domain & ARMII::DomainNEON))
 | |
|     return MI->readsRegister(DefMI->getOperand(0).getReg(), &TRI);
 | |
|   return false;
 | |
| }
 | |
| 
 | |
| ScheduleHazardRecognizer::HazardType
 | |
| ARMHazardRecognizer::getHazardType(SUnit *SU, int Stalls) {
 | |
|   assert(Stalls == 0 && "ARM hazards don't support scoreboard lookahead");
 | |
| 
 | |
|   MachineInstr *MI = SU->getInstr();
 | |
| 
 | |
|   if (!MI->isDebugValue()) {
 | |
|     // Look for special VMLA / VMLS hazards. A VMUL / VADD / VSUB following
 | |
|     // a VMLA / VMLS will cause 4 cycle stall.
 | |
|     const MCInstrDesc &MCID = MI->getDesc();
 | |
|     if (LastMI && (MCID.TSFlags & ARMII::DomainMask) != ARMII::DomainGeneral) {
 | |
|       MachineInstr *DefMI = LastMI;
 | |
|       const MCInstrDesc &LastMCID = LastMI->getDesc();
 | |
|       const TargetMachine &TM =
 | |
|         MI->getParent()->getParent()->getTarget();
 | |
|       const ARMBaseInstrInfo &TII =
 | |
|         *static_cast<const ARMBaseInstrInfo*>(TM.getInstrInfo());
 | |
| 
 | |
|       // Skip over one non-VFP / NEON instruction.
 | |
|       if (!LastMI->isBarrier() &&
 | |
|           // On A9, AGU and NEON/FPU are muxed.
 | |
|           !(TII.getSubtarget().isLikeA9() &&
 | |
|             (LastMI->mayLoad() || LastMI->mayStore())) &&
 | |
|           (LastMCID.TSFlags & ARMII::DomainMask) == ARMII::DomainGeneral) {
 | |
|         MachineBasicBlock::iterator I = LastMI;
 | |
|         if (I != LastMI->getParent()->begin()) {
 | |
|           I = llvm::prior(I);
 | |
|           DefMI = &*I;
 | |
|         }
 | |
|       }
 | |
| 
 | |
|       if (TII.isFpMLxInstruction(DefMI->getOpcode()) &&
 | |
|           (TII.canCauseFpMLxStall(MI->getOpcode()) ||
 | |
|            hasRAWHazard(DefMI, MI, TII.getRegisterInfo()))) {
 | |
|         // Try to schedule another instruction for the next 4 cycles.
 | |
|         if (FpMLxStalls == 0)
 | |
|           FpMLxStalls = 4;
 | |
|         return Hazard;
 | |
|       }
 | |
|     }
 | |
|   }
 | |
| 
 | |
|   return ScoreboardHazardRecognizer::getHazardType(SU, Stalls);
 | |
| }
 | |
| 
 | |
| void ARMHazardRecognizer::Reset() {
 | |
|   LastMI = 0;
 | |
|   FpMLxStalls = 0;
 | |
|   ScoreboardHazardRecognizer::Reset();
 | |
| }
 | |
| 
 | |
| void ARMHazardRecognizer::EmitInstruction(SUnit *SU) {
 | |
|   MachineInstr *MI = SU->getInstr();
 | |
|   if (!MI->isDebugValue()) {
 | |
|     LastMI = MI;
 | |
|     FpMLxStalls = 0;
 | |
|   }
 | |
| 
 | |
|   ScoreboardHazardRecognizer::EmitInstruction(SU);
 | |
| }
 | |
| 
 | |
| void ARMHazardRecognizer::AdvanceCycle() {
 | |
|   if (FpMLxStalls && --FpMLxStalls == 0)
 | |
|     // Stalled for 4 cycles but still can't schedule any other instructions.
 | |
|     LastMI = 0;
 | |
|   ScoreboardHazardRecognizer::AdvanceCycle();
 | |
| }
 | |
| 
 | |
| void ARMHazardRecognizer::RecedeCycle() {
 | |
|   llvm_unreachable("reverse ARM hazard checking unsupported");
 | |
| }
 |