mirror of
https://github.com/marqs85/ossc.git
synced 2024-11-16 00:05:01 +00:00
175 lines
4.5 KiB
Plaintext
175 lines
4.5 KiB
Plaintext
|
-- Copyright (C) 2017 Intel Corporation. All rights reserved.
|
||
|
-- Your use of Intel Corporation's design tools, logic functions
|
||
|
-- and other software and tools, and its AMPP partner logic
|
||
|
-- functions, and any output files from any of the foregoing
|
||
|
-- (including device programming or simulation files), and any
|
||
|
-- associated documentation or information are expressly subject
|
||
|
-- to the terms and conditions of the Intel Program License
|
||
|
-- Subscription Agreement, the Intel Quartus Prime License Agreement,
|
||
|
-- the Intel FPGA IP License Agreement, or other applicable license
|
||
|
-- agreement, including, without limitation, that your use is for
|
||
|
-- the sole purpose of programming logic devices manufactured by
|
||
|
-- Intel and sold by Intel or its authorized distributors. Please
|
||
|
-- refer to the applicable agreement for further details.
|
||
|
|
||
|
-- MIF file representing initial state of PLL Scan Chain
|
||
|
-- Device Family: Cyclone IV E
|
||
|
-- Device Part: -
|
||
|
-- Device Speed Grade: 8
|
||
|
-- PLL Scan Chain: Fast PLL (144 bits)
|
||
|
-- File Name: /home/markus/Code/ossc/rtl/pll_config_3x_4x_data.mif
|
||
|
-- Generated: Sat Oct 5 23:58:13 2019
|
||
|
|
||
|
WIDTH=1;
|
||
|
DEPTH=144;
|
||
|
|
||
|
ADDRESS_RADIX=UNS;
|
||
|
DATA_RADIX=UNS;
|
||
|
|
||
|
CONTENT BEGIN
|
||
|
0 : 0; -- Reserved Bits = 0 (1 bit(s))
|
||
|
1 : 0; -- Reserved Bits = 0 (1 bit(s))
|
||
|
2 : 0; -- Loop Filter Capacitance = 0 (2 bit(s)) (Setting 0)
|
||
|
3 : 0;
|
||
|
4 : 1; -- Loop Filter Resistance = 27 (5 bit(s)) (Setting 27)
|
||
|
5 : 1;
|
||
|
6 : 0;
|
||
|
7 : 1;
|
||
|
8 : 1;
|
||
|
9 : 0; -- VCO Post Scale = 0 (1 bit(s)) (VCO post-scale divider counter value = 2)
|
||
|
10 : 0; -- Reserved Bits = 0 (5 bit(s))
|
||
|
11 : 0;
|
||
|
12 : 0;
|
||
|
13 : 0;
|
||
|
14 : 0;
|
||
|
15 : 0; -- Charge Pump Current = 1 (3 bit(s)) (Setting 1)
|
||
|
16 : 0;
|
||
|
17 : 1;
|
||
|
18 : 1; -- N counter: Bypass = 1 (1 bit(s))
|
||
|
19 : 0; -- N counter: High Count = 0 (8 bit(s))
|
||
|
20 : 0;
|
||
|
21 : 0;
|
||
|
22 : 0;
|
||
|
23 : 0;
|
||
|
24 : 0;
|
||
|
25 : 0;
|
||
|
26 : 0;
|
||
|
27 : 0; -- N counter: Odd Division = 0 (1 bit(s))
|
||
|
28 : 0; -- N counter: Low Count = 0 (8 bit(s))
|
||
|
29 : 0;
|
||
|
30 : 0;
|
||
|
31 : 0;
|
||
|
32 : 0;
|
||
|
33 : 0;
|
||
|
34 : 0;
|
||
|
35 : 0;
|
||
|
36 : 0; -- M counter: Bypass = 0 (1 bit(s))
|
||
|
37 : 0; -- M counter: High Count = 6 (8 bit(s))
|
||
|
38 : 0;
|
||
|
39 : 0;
|
||
|
40 : 0;
|
||
|
41 : 0;
|
||
|
42 : 1;
|
||
|
43 : 1;
|
||
|
44 : 0;
|
||
|
45 : 0; -- M counter: Odd Division = 0 (1 bit(s))
|
||
|
46 : 0; -- M counter: Low Count = 6 (8 bit(s))
|
||
|
47 : 0;
|
||
|
48 : 0;
|
||
|
49 : 0;
|
||
|
50 : 0;
|
||
|
51 : 1;
|
||
|
52 : 1;
|
||
|
53 : 0;
|
||
|
54 : 0; -- clk0 counter: Bypass = 0 (1 bit(s))
|
||
|
55 : 0; -- clk0 counter: High Count = 2 (8 bit(s))
|
||
|
56 : 0;
|
||
|
57 : 0;
|
||
|
58 : 0;
|
||
|
59 : 0;
|
||
|
60 : 0;
|
||
|
61 : 1;
|
||
|
62 : 0;
|
||
|
63 : 0; -- clk0 counter: Odd Division = 0 (1 bit(s))
|
||
|
64 : 0; -- clk0 counter: Low Count = 2 (8 bit(s))
|
||
|
65 : 0;
|
||
|
66 : 0;
|
||
|
67 : 0;
|
||
|
68 : 0;
|
||
|
69 : 0;
|
||
|
70 : 1;
|
||
|
71 : 0;
|
||
|
72 : 0; -- clk1 counter: Bypass = 0 (1 bit(s))
|
||
|
73 : 0; -- clk1 counter: High Count = 2 (8 bit(s))
|
||
|
74 : 0;
|
||
|
75 : 0;
|
||
|
76 : 0;
|
||
|
77 : 0;
|
||
|
78 : 0;
|
||
|
79 : 1;
|
||
|
80 : 0;
|
||
|
81 : 1; -- clk1 counter: Odd Division = 1 (1 bit(s))
|
||
|
82 : 0; -- clk1 counter: Low Count = 1 (8 bit(s))
|
||
|
83 : 0;
|
||
|
84 : 0;
|
||
|
85 : 0;
|
||
|
86 : 0;
|
||
|
87 : 0;
|
||
|
88 : 0;
|
||
|
89 : 1;
|
||
|
90 : 1; -- clk2 counter: Bypass = 1 (1 bit(s))
|
||
|
91 : 0; -- clk2 counter: High Count = 0 (8 bit(s))
|
||
|
92 : 0;
|
||
|
93 : 0;
|
||
|
94 : 0;
|
||
|
95 : 0;
|
||
|
96 : 0;
|
||
|
97 : 0;
|
||
|
98 : 0;
|
||
|
99 : 0; -- clk2 counter: Odd Division = 0 (1 bit(s))
|
||
|
100 : 0; -- clk2 counter: Low Count = 0 (8 bit(s))
|
||
|
101 : 0;
|
||
|
102 : 0;
|
||
|
103 : 0;
|
||
|
104 : 0;
|
||
|
105 : 0;
|
||
|
106 : 0;
|
||
|
107 : 0;
|
||
|
108 : 1; -- clk3 counter: Bypass = 1 (1 bit(s))
|
||
|
109 : 0; -- clk3 counter: High Count = 0 (8 bit(s))
|
||
|
110 : 0;
|
||
|
111 : 0;
|
||
|
112 : 0;
|
||
|
113 : 0;
|
||
|
114 : 0;
|
||
|
115 : 0;
|
||
|
116 : 0;
|
||
|
117 : 0; -- clk3 counter: Odd Division = 0 (1 bit(s))
|
||
|
118 : 0; -- clk3 counter: Low Count = 0 (8 bit(s))
|
||
|
119 : 0;
|
||
|
120 : 0;
|
||
|
121 : 0;
|
||
|
122 : 0;
|
||
|
123 : 0;
|
||
|
124 : 0;
|
||
|
125 : 0;
|
||
|
126 : 1; -- clk4 counter: Bypass = 1 (1 bit(s))
|
||
|
127 : 0; -- clk4 counter: High Count = 0 (8 bit(s))
|
||
|
128 : 0;
|
||
|
129 : 0;
|
||
|
130 : 0;
|
||
|
131 : 0;
|
||
|
132 : 0;
|
||
|
133 : 0;
|
||
|
134 : 0;
|
||
|
135 : 0; -- clk4 counter: Odd Division = 0 (1 bit(s))
|
||
|
136 : 0; -- clk4 counter: Low Count = 0 (8 bit(s))
|
||
|
137 : 0;
|
||
|
138 : 0;
|
||
|
139 : 0;
|
||
|
140 : 0;
|
||
|
141 : 0;
|
||
|
142 : 0;
|
||
|
143 : 0;
|
||
|
END;
|