mirror of
https://github.com/marqs85/ossc.git
synced 2024-11-11 12:09:07 +00:00
409 lines
18 KiB
Verilog
409 lines
18 KiB
Verilog
// megafunction wizard: %ALTPLL%
|
|
// GENERATION: STANDARD
|
|
// VERSION: WM1.0
|
|
// MODULE: altpll
|
|
|
|
// ============================================================
|
|
// File Name: pll_2x.v
|
|
// Megafunction Name(s):
|
|
// altpll
|
|
//
|
|
// Simulation Library Files(s):
|
|
//
|
|
// ============================================================
|
|
// ************************************************************
|
|
// THIS IS A WIZARD-GENERATED FILE. DO NOT EDIT THIS FILE!
|
|
//
|
|
// 21.1.0 Build 842 10/21/2021 SJ Lite Edition
|
|
// ************************************************************
|
|
|
|
|
|
//Copyright (C) 2021 Intel Corporation. All rights reserved.
|
|
//Your use of Intel Corporation's design tools, logic functions
|
|
//and other software and tools, and any partner logic
|
|
//functions, and any output files from any of the foregoing
|
|
//(including device programming or simulation files), and any
|
|
//associated documentation or information are expressly subject
|
|
//to the terms and conditions of the Intel Program License
|
|
//Subscription Agreement, the Intel Quartus Prime License Agreement,
|
|
//the Intel FPGA IP License Agreement, or other applicable license
|
|
//agreement, including, without limitation, that your use is for
|
|
//the sole purpose of programming logic devices manufactured by
|
|
//Intel and sold by Intel or its authorized distributors. Please
|
|
//refer to the applicable agreement for further details, at
|
|
//https://fpgasoftware.intel.com/eula.
|
|
|
|
|
|
// synopsys translate_off
|
|
`timescale 1 ps / 1 ps
|
|
// synopsys translate_on
|
|
module pll_2x (
|
|
areset,
|
|
clkswitch,
|
|
configupdate,
|
|
inclk0,
|
|
inclk1,
|
|
scanclk,
|
|
scanclkena,
|
|
scandata,
|
|
activeclock,
|
|
c0,
|
|
c1,
|
|
locked,
|
|
scandataout,
|
|
scandone);
|
|
|
|
input areset;
|
|
input clkswitch;
|
|
input configupdate;
|
|
input inclk0;
|
|
input inclk1;
|
|
input scanclk;
|
|
input scanclkena;
|
|
input scandata;
|
|
output activeclock;
|
|
output c0;
|
|
output c1;
|
|
output locked;
|
|
output scandataout;
|
|
output scandone;
|
|
`ifndef ALTERA_RESERVED_QIS
|
|
// synopsys translate_off
|
|
`endif
|
|
tri0 areset;
|
|
tri0 clkswitch;
|
|
tri0 configupdate;
|
|
tri0 scanclkena;
|
|
tri0 scandata;
|
|
`ifndef ALTERA_RESERVED_QIS
|
|
// synopsys translate_on
|
|
`endif
|
|
|
|
wire sub_wire0;
|
|
wire [4:0] sub_wire1;
|
|
wire sub_wire4;
|
|
wire sub_wire5;
|
|
wire sub_wire6;
|
|
wire sub_wire9 = inclk1;
|
|
wire activeclock = sub_wire0;
|
|
wire [1:1] sub_wire3 = sub_wire1[1:1];
|
|
wire [0:0] sub_wire2 = sub_wire1[0:0];
|
|
wire c0 = sub_wire2;
|
|
wire c1 = sub_wire3;
|
|
wire locked = sub_wire4;
|
|
wire scandataout = sub_wire5;
|
|
wire scandone = sub_wire6;
|
|
wire sub_wire7 = inclk0;
|
|
wire [1:0] sub_wire8 = {sub_wire9, sub_wire7};
|
|
|
|
altpll altpll_component (
|
|
.areset (areset),
|
|
.clkswitch (clkswitch),
|
|
.configupdate (configupdate),
|
|
.inclk (sub_wire8),
|
|
.scanclk (scanclk),
|
|
.scanclkena (scanclkena),
|
|
.scandata (scandata),
|
|
.activeclock (sub_wire0),
|
|
.clk (sub_wire1),
|
|
.locked (sub_wire4),
|
|
.scandataout (sub_wire5),
|
|
.scandone (sub_wire6),
|
|
.clkbad (),
|
|
.clkena ({6{1'b1}}),
|
|
.clkloss (),
|
|
.enable0 (),
|
|
.enable1 (),
|
|
.extclk (),
|
|
.extclkena ({4{1'b1}}),
|
|
.fbin (1'b1),
|
|
.fbmimicbidir (),
|
|
.fbout (),
|
|
.fref (),
|
|
.icdrclk (),
|
|
.pfdena (1'b1),
|
|
.phasecounterselect ({4{1'b1}}),
|
|
.phasedone (),
|
|
.phasestep (1'b1),
|
|
.phaseupdown (1'b1),
|
|
.pllena (1'b1),
|
|
.scanaclr (1'b0),
|
|
.scanread (1'b0),
|
|
.scanwrite (1'b0),
|
|
.sclkout0 (),
|
|
.sclkout1 (),
|
|
.vcooverrange (),
|
|
.vcounderrange ());
|
|
defparam
|
|
altpll_component.bandwidth_type = "HIGH",
|
|
altpll_component.clk0_divide_by = 1,
|
|
altpll_component.clk0_duty_cycle = 50,
|
|
altpll_component.clk0_multiply_by = 1,
|
|
altpll_component.clk0_phase_shift = "0",
|
|
altpll_component.clk1_divide_by = 1,
|
|
altpll_component.clk1_duty_cycle = 50,
|
|
altpll_component.clk1_multiply_by = 1,
|
|
altpll_component.clk1_phase_shift = "0",
|
|
altpll_component.compensate_clock = "CLK0",
|
|
altpll_component.inclk0_input_frequency = 37037,
|
|
altpll_component.inclk1_input_frequency = 37037,
|
|
altpll_component.intended_device_family = "Cyclone IV E",
|
|
altpll_component.lpm_hint = "CBX_MODULE_PREFIX=pll_2x",
|
|
altpll_component.lpm_type = "altpll",
|
|
altpll_component.operation_mode = "NORMAL",
|
|
altpll_component.pll_type = "AUTO",
|
|
altpll_component.port_activeclock = "PORT_USED",
|
|
altpll_component.port_areset = "PORT_USED",
|
|
altpll_component.port_clkbad0 = "PORT_UNUSED",
|
|
altpll_component.port_clkbad1 = "PORT_UNUSED",
|
|
altpll_component.port_clkloss = "PORT_UNUSED",
|
|
altpll_component.port_clkswitch = "PORT_USED",
|
|
altpll_component.port_configupdate = "PORT_USED",
|
|
altpll_component.port_fbin = "PORT_UNUSED",
|
|
altpll_component.port_inclk0 = "PORT_USED",
|
|
altpll_component.port_inclk1 = "PORT_USED",
|
|
altpll_component.port_locked = "PORT_USED",
|
|
altpll_component.port_pfdena = "PORT_UNUSED",
|
|
altpll_component.port_phasecounterselect = "PORT_UNUSED",
|
|
altpll_component.port_phasedone = "PORT_UNUSED",
|
|
altpll_component.port_phasestep = "PORT_UNUSED",
|
|
altpll_component.port_phaseupdown = "PORT_UNUSED",
|
|
altpll_component.port_pllena = "PORT_UNUSED",
|
|
altpll_component.port_scanaclr = "PORT_UNUSED",
|
|
altpll_component.port_scanclk = "PORT_USED",
|
|
altpll_component.port_scanclkena = "PORT_USED",
|
|
altpll_component.port_scandata = "PORT_USED",
|
|
altpll_component.port_scandataout = "PORT_USED",
|
|
altpll_component.port_scandone = "PORT_USED",
|
|
altpll_component.port_scanread = "PORT_UNUSED",
|
|
altpll_component.port_scanwrite = "PORT_UNUSED",
|
|
altpll_component.port_clk0 = "PORT_USED",
|
|
altpll_component.port_clk1 = "PORT_USED",
|
|
altpll_component.port_clk2 = "PORT_UNUSED",
|
|
altpll_component.port_clk3 = "PORT_UNUSED",
|
|
altpll_component.port_clk4 = "PORT_UNUSED",
|
|
altpll_component.port_clk5 = "PORT_UNUSED",
|
|
altpll_component.port_clkena0 = "PORT_UNUSED",
|
|
altpll_component.port_clkena1 = "PORT_UNUSED",
|
|
altpll_component.port_clkena2 = "PORT_UNUSED",
|
|
altpll_component.port_clkena3 = "PORT_UNUSED",
|
|
altpll_component.port_clkena4 = "PORT_UNUSED",
|
|
altpll_component.port_clkena5 = "PORT_UNUSED",
|
|
altpll_component.port_extclk0 = "PORT_UNUSED",
|
|
altpll_component.port_extclk1 = "PORT_UNUSED",
|
|
altpll_component.port_extclk2 = "PORT_UNUSED",
|
|
altpll_component.port_extclk3 = "PORT_UNUSED",
|
|
altpll_component.primary_clock = "inclk0",
|
|
altpll_component.self_reset_on_loss_lock = "OFF",
|
|
altpll_component.switch_over_type = "MANUAL",
|
|
altpll_component.width_clock = 5,
|
|
`ifdef NO_PLI
|
|
altpll_component.scan_chain_mif_file = "pll_2x.rif"
|
|
`else
|
|
altpll_component.scan_chain_mif_file = "pll_2x.hex"
|
|
`endif
|
|
;
|
|
|
|
|
|
endmodule
|
|
|
|
// ============================================================
|
|
// CNX file retrieval info
|
|
// ============================================================
|
|
// Retrieval info: PRIVATE: ACTIVECLK_CHECK STRING "1"
|
|
// Retrieval info: PRIVATE: BANDWIDTH STRING "1.000"
|
|
// Retrieval info: PRIVATE: BANDWIDTH_FEATURE_ENABLED STRING "1"
|
|
// Retrieval info: PRIVATE: BANDWIDTH_FREQ_UNIT STRING "MHz"
|
|
// Retrieval info: PRIVATE: BANDWIDTH_PRESET STRING "High"
|
|
// Retrieval info: PRIVATE: BANDWIDTH_USE_AUTO STRING "0"
|
|
// Retrieval info: PRIVATE: BANDWIDTH_USE_PRESET STRING "1"
|
|
// Retrieval info: PRIVATE: CLKBAD_SWITCHOVER_CHECK STRING "0"
|
|
// Retrieval info: PRIVATE: CLKLOSS_CHECK STRING "0"
|
|
// Retrieval info: PRIVATE: CLKSWITCH_CHECK STRING "0"
|
|
// Retrieval info: PRIVATE: CNX_NO_COMPENSATE_RADIO STRING "0"
|
|
// Retrieval info: PRIVATE: CREATE_CLKBAD_CHECK STRING "0"
|
|
// Retrieval info: PRIVATE: CREATE_INCLK1_CHECK STRING "1"
|
|
// Retrieval info: PRIVATE: CUR_DEDICATED_CLK STRING "c0"
|
|
// Retrieval info: PRIVATE: CUR_FBIN_CLK STRING "c0"
|
|
// Retrieval info: PRIVATE: DEVICE_SPEED_GRADE STRING "8"
|
|
// Retrieval info: PRIVATE: DIV_FACTOR0 NUMERIC "1"
|
|
// Retrieval info: PRIVATE: DIV_FACTOR1 NUMERIC "1"
|
|
// Retrieval info: PRIVATE: DUTY_CYCLE0 STRING "50.00000000"
|
|
// Retrieval info: PRIVATE: DUTY_CYCLE1 STRING "50.00000000"
|
|
// Retrieval info: PRIVATE: EFF_OUTPUT_FREQ_VALUE0 STRING "27.000000"
|
|
// Retrieval info: PRIVATE: EFF_OUTPUT_FREQ_VALUE1 STRING "27.000000"
|
|
// Retrieval info: PRIVATE: EXPLICIT_SWITCHOVER_COUNTER STRING "0"
|
|
// Retrieval info: PRIVATE: EXT_FEEDBACK_RADIO STRING "0"
|
|
// Retrieval info: PRIVATE: GLOCKED_COUNTER_EDIT_CHANGED STRING "1"
|
|
// Retrieval info: PRIVATE: GLOCKED_FEATURE_ENABLED STRING "0"
|
|
// Retrieval info: PRIVATE: GLOCKED_MODE_CHECK STRING "0"
|
|
// Retrieval info: PRIVATE: GLOCK_COUNTER_EDIT NUMERIC "1048575"
|
|
// Retrieval info: PRIVATE: HAS_MANUAL_SWITCHOVER STRING "1"
|
|
// Retrieval info: PRIVATE: INCLK0_FREQ_EDIT STRING "27.000"
|
|
// Retrieval info: PRIVATE: INCLK0_FREQ_UNIT_COMBO STRING "MHz"
|
|
// Retrieval info: PRIVATE: INCLK1_FREQ_EDIT STRING "27.000"
|
|
// Retrieval info: PRIVATE: INCLK1_FREQ_EDIT_CHANGED STRING "1"
|
|
// Retrieval info: PRIVATE: INCLK1_FREQ_UNIT_CHANGED STRING "1"
|
|
// Retrieval info: PRIVATE: INCLK1_FREQ_UNIT_COMBO STRING "MHz"
|
|
// Retrieval info: PRIVATE: INTENDED_DEVICE_FAMILY STRING "Cyclone IV E"
|
|
// Retrieval info: PRIVATE: INT_FEEDBACK__MODE_RADIO STRING "1"
|
|
// Retrieval info: PRIVATE: LOCKED_OUTPUT_CHECK STRING "1"
|
|
// Retrieval info: PRIVATE: LONG_SCAN_RADIO STRING "1"
|
|
// Retrieval info: PRIVATE: LVDS_MODE_DATA_RATE STRING "Not Available"
|
|
// Retrieval info: PRIVATE: LVDS_MODE_DATA_RATE_DIRTY NUMERIC "0"
|
|
// Retrieval info: PRIVATE: LVDS_PHASE_SHIFT_UNIT0 STRING "deg"
|
|
// Retrieval info: PRIVATE: LVDS_PHASE_SHIFT_UNIT1 STRING "ps"
|
|
// Retrieval info: PRIVATE: MIG_DEVICE_SPEED_GRADE STRING "Any"
|
|
// Retrieval info: PRIVATE: MIRROR_CLK0 STRING "0"
|
|
// Retrieval info: PRIVATE: MIRROR_CLK1 STRING "0"
|
|
// Retrieval info: PRIVATE: MULT_FACTOR0 NUMERIC "1"
|
|
// Retrieval info: PRIVATE: MULT_FACTOR1 NUMERIC "1"
|
|
// Retrieval info: PRIVATE: NORMAL_MODE_RADIO STRING "1"
|
|
// Retrieval info: PRIVATE: OUTPUT_FREQ0 STRING "100.00000000"
|
|
// Retrieval info: PRIVATE: OUTPUT_FREQ1 STRING "100.00000000"
|
|
// Retrieval info: PRIVATE: OUTPUT_FREQ_MODE0 STRING "0"
|
|
// Retrieval info: PRIVATE: OUTPUT_FREQ_MODE1 STRING "0"
|
|
// Retrieval info: PRIVATE: OUTPUT_FREQ_UNIT0 STRING "MHz"
|
|
// Retrieval info: PRIVATE: OUTPUT_FREQ_UNIT1 STRING "MHz"
|
|
// Retrieval info: PRIVATE: PHASE_RECONFIG_FEATURE_ENABLED STRING "1"
|
|
// Retrieval info: PRIVATE: PHASE_RECONFIG_INPUTS_CHECK STRING "0"
|
|
// Retrieval info: PRIVATE: PHASE_SHIFT0 STRING "0.00000000"
|
|
// Retrieval info: PRIVATE: PHASE_SHIFT1 STRING "0.00000000"
|
|
// Retrieval info: PRIVATE: PHASE_SHIFT_STEP_ENABLED_CHECK STRING "0"
|
|
// Retrieval info: PRIVATE: PHASE_SHIFT_UNIT0 STRING "deg"
|
|
// Retrieval info: PRIVATE: PHASE_SHIFT_UNIT1 STRING "ps"
|
|
// Retrieval info: PRIVATE: PLL_ADVANCED_PARAM_CHECK STRING "0"
|
|
// Retrieval info: PRIVATE: PLL_ARESET_CHECK STRING "1"
|
|
// Retrieval info: PRIVATE: PLL_AUTOPLL_CHECK NUMERIC "1"
|
|
// Retrieval info: PRIVATE: PLL_ENHPLL_CHECK NUMERIC "0"
|
|
// Retrieval info: PRIVATE: PLL_FASTPLL_CHECK NUMERIC "0"
|
|
// Retrieval info: PRIVATE: PLL_FBMIMIC_CHECK STRING "0"
|
|
// Retrieval info: PRIVATE: PLL_LVDS_PLL_CHECK NUMERIC "0"
|
|
// Retrieval info: PRIVATE: PLL_PFDENA_CHECK STRING "0"
|
|
// Retrieval info: PRIVATE: PLL_TARGET_HARCOPY_CHECK NUMERIC "0"
|
|
// Retrieval info: PRIVATE: PRIMARY_CLK_COMBO STRING "inclk0"
|
|
// Retrieval info: PRIVATE: RECONFIG_FILE STRING "pll_2x.hex"
|
|
// Retrieval info: PRIVATE: SACN_INPUTS_CHECK STRING "1"
|
|
// Retrieval info: PRIVATE: SCAN_FEATURE_ENABLED STRING "1"
|
|
// Retrieval info: PRIVATE: SELF_RESET_LOCK_LOSS STRING "0"
|
|
// Retrieval info: PRIVATE: SHORT_SCAN_RADIO STRING "0"
|
|
// Retrieval info: PRIVATE: SPREAD_FEATURE_ENABLED STRING "0"
|
|
// Retrieval info: PRIVATE: SPREAD_FREQ STRING "50.000"
|
|
// Retrieval info: PRIVATE: SPREAD_FREQ_UNIT STRING "KHz"
|
|
// Retrieval info: PRIVATE: SPREAD_PERCENT STRING "0.500"
|
|
// Retrieval info: PRIVATE: SPREAD_USE STRING "0"
|
|
// Retrieval info: PRIVATE: SRC_SYNCH_COMP_RADIO STRING "0"
|
|
// Retrieval info: PRIVATE: STICKY_CLK0 STRING "1"
|
|
// Retrieval info: PRIVATE: STICKY_CLK1 STRING "1"
|
|
// Retrieval info: PRIVATE: SWITCHOVER_COUNT_EDIT NUMERIC "1"
|
|
// Retrieval info: PRIVATE: SWITCHOVER_FEATURE_ENABLED STRING "1"
|
|
// Retrieval info: PRIVATE: SYNTH_WRAPPER_GEN_POSTFIX STRING "0"
|
|
// Retrieval info: PRIVATE: USE_CLK0 STRING "1"
|
|
// Retrieval info: PRIVATE: USE_CLK1 STRING "1"
|
|
// Retrieval info: PRIVATE: USE_CLKENA0 STRING "0"
|
|
// Retrieval info: PRIVATE: USE_CLKENA1 STRING "0"
|
|
// Retrieval info: PRIVATE: USE_MIL_SPEED_GRADE NUMERIC "0"
|
|
// Retrieval info: PRIVATE: ZERO_DELAY_RADIO STRING "0"
|
|
// Retrieval info: LIBRARY: altera_mf altera_mf.altera_mf_components.all
|
|
// Retrieval info: CONSTANT: BANDWIDTH_TYPE STRING "HIGH"
|
|
// Retrieval info: CONSTANT: CLK0_DIVIDE_BY NUMERIC "1"
|
|
// Retrieval info: CONSTANT: CLK0_DUTY_CYCLE NUMERIC "50"
|
|
// Retrieval info: CONSTANT: CLK0_MULTIPLY_BY NUMERIC "1"
|
|
// Retrieval info: CONSTANT: CLK0_PHASE_SHIFT STRING "0"
|
|
// Retrieval info: CONSTANT: CLK1_DIVIDE_BY NUMERIC "1"
|
|
// Retrieval info: CONSTANT: CLK1_DUTY_CYCLE NUMERIC "50"
|
|
// Retrieval info: CONSTANT: CLK1_MULTIPLY_BY NUMERIC "1"
|
|
// Retrieval info: CONSTANT: CLK1_PHASE_SHIFT STRING "0"
|
|
// Retrieval info: CONSTANT: COMPENSATE_CLOCK STRING "CLK0"
|
|
// Retrieval info: CONSTANT: INCLK0_INPUT_FREQUENCY NUMERIC "37037"
|
|
// Retrieval info: CONSTANT: INCLK1_INPUT_FREQUENCY NUMERIC "37037"
|
|
// Retrieval info: CONSTANT: INTENDED_DEVICE_FAMILY STRING "Cyclone IV E"
|
|
// Retrieval info: CONSTANT: LPM_TYPE STRING "altpll"
|
|
// Retrieval info: CONSTANT: OPERATION_MODE STRING "NORMAL"
|
|
// Retrieval info: CONSTANT: PLL_TYPE STRING "AUTO"
|
|
// Retrieval info: CONSTANT: PORT_ACTIVECLOCK STRING "PORT_USED"
|
|
// Retrieval info: CONSTANT: PORT_ARESET STRING "PORT_USED"
|
|
// Retrieval info: CONSTANT: PORT_CLKBAD0 STRING "PORT_UNUSED"
|
|
// Retrieval info: CONSTANT: PORT_CLKBAD1 STRING "PORT_UNUSED"
|
|
// Retrieval info: CONSTANT: PORT_CLKLOSS STRING "PORT_UNUSED"
|
|
// Retrieval info: CONSTANT: PORT_CLKSWITCH STRING "PORT_USED"
|
|
// Retrieval info: CONSTANT: PORT_CONFIGUPDATE STRING "PORT_USED"
|
|
// Retrieval info: CONSTANT: PORT_FBIN STRING "PORT_UNUSED"
|
|
// Retrieval info: CONSTANT: PORT_INCLK0 STRING "PORT_USED"
|
|
// Retrieval info: CONSTANT: PORT_INCLK1 STRING "PORT_USED"
|
|
// Retrieval info: CONSTANT: PORT_LOCKED STRING "PORT_USED"
|
|
// Retrieval info: CONSTANT: PORT_PFDENA STRING "PORT_UNUSED"
|
|
// Retrieval info: CONSTANT: PORT_PHASECOUNTERSELECT STRING "PORT_UNUSED"
|
|
// Retrieval info: CONSTANT: PORT_PHASEDONE STRING "PORT_UNUSED"
|
|
// Retrieval info: CONSTANT: PORT_PHASESTEP STRING "PORT_UNUSED"
|
|
// Retrieval info: CONSTANT: PORT_PHASEUPDOWN STRING "PORT_UNUSED"
|
|
// Retrieval info: CONSTANT: PORT_PLLENA STRING "PORT_UNUSED"
|
|
// Retrieval info: CONSTANT: PORT_SCANACLR STRING "PORT_UNUSED"
|
|
// Retrieval info: CONSTANT: PORT_SCANCLK STRING "PORT_USED"
|
|
// Retrieval info: CONSTANT: PORT_SCANCLKENA STRING "PORT_USED"
|
|
// Retrieval info: CONSTANT: PORT_SCANDATA STRING "PORT_USED"
|
|
// Retrieval info: CONSTANT: PORT_SCANDATAOUT STRING "PORT_USED"
|
|
// Retrieval info: CONSTANT: PORT_SCANDONE STRING "PORT_USED"
|
|
// Retrieval info: CONSTANT: PORT_SCANREAD STRING "PORT_UNUSED"
|
|
// Retrieval info: CONSTANT: PORT_SCANWRITE STRING "PORT_UNUSED"
|
|
// Retrieval info: CONSTANT: PORT_clk0 STRING "PORT_USED"
|
|
// Retrieval info: CONSTANT: PORT_clk1 STRING "PORT_USED"
|
|
// Retrieval info: CONSTANT: PORT_clk2 STRING "PORT_UNUSED"
|
|
// Retrieval info: CONSTANT: PORT_clk3 STRING "PORT_UNUSED"
|
|
// Retrieval info: CONSTANT: PORT_clk4 STRING "PORT_UNUSED"
|
|
// Retrieval info: CONSTANT: PORT_clk5 STRING "PORT_UNUSED"
|
|
// Retrieval info: CONSTANT: PORT_clkena0 STRING "PORT_UNUSED"
|
|
// Retrieval info: CONSTANT: PORT_clkena1 STRING "PORT_UNUSED"
|
|
// Retrieval info: CONSTANT: PORT_clkena2 STRING "PORT_UNUSED"
|
|
// Retrieval info: CONSTANT: PORT_clkena3 STRING "PORT_UNUSED"
|
|
// Retrieval info: CONSTANT: PORT_clkena4 STRING "PORT_UNUSED"
|
|
// Retrieval info: CONSTANT: PORT_clkena5 STRING "PORT_UNUSED"
|
|
// Retrieval info: CONSTANT: PORT_extclk0 STRING "PORT_UNUSED"
|
|
// Retrieval info: CONSTANT: PORT_extclk1 STRING "PORT_UNUSED"
|
|
// Retrieval info: CONSTANT: PORT_extclk2 STRING "PORT_UNUSED"
|
|
// Retrieval info: CONSTANT: PORT_extclk3 STRING "PORT_UNUSED"
|
|
// Retrieval info: CONSTANT: PRIMARY_CLOCK STRING "inclk0"
|
|
// Retrieval info: CONSTANT: SELF_RESET_ON_LOSS_LOCK STRING "OFF"
|
|
// Retrieval info: CONSTANT: SWITCH_OVER_TYPE STRING "MANUAL"
|
|
// Retrieval info: CONSTANT: WIDTH_CLOCK NUMERIC "5"
|
|
// Retrieval info: CONSTANT: scan_chain_mif_file STRING "pll_2x.hex"
|
|
// Retrieval info: USED_PORT: @clk 0 0 5 0 OUTPUT_CLK_EXT VCC "@clk[4..0]"
|
|
// Retrieval info: USED_PORT: activeclock 0 0 0 0 OUTPUT GND "activeclock"
|
|
// Retrieval info: USED_PORT: areset 0 0 0 0 INPUT GND "areset"
|
|
// Retrieval info: USED_PORT: c0 0 0 0 0 OUTPUT_CLK_EXT VCC "c0"
|
|
// Retrieval info: USED_PORT: c1 0 0 0 0 OUTPUT_CLK_EXT VCC "c1"
|
|
// Retrieval info: USED_PORT: clkswitch 0 0 0 0 INPUT GND "clkswitch"
|
|
// Retrieval info: USED_PORT: configupdate 0 0 0 0 INPUT GND "configupdate"
|
|
// Retrieval info: USED_PORT: inclk0 0 0 0 0 INPUT_CLK_EXT GND "inclk0"
|
|
// Retrieval info: USED_PORT: inclk1 0 0 0 0 INPUT_CLK_EXT GND "inclk1"
|
|
// Retrieval info: USED_PORT: locked 0 0 0 0 OUTPUT GND "locked"
|
|
// Retrieval info: USED_PORT: scanclk 0 0 0 0 INPUT_CLK_EXT VCC "scanclk"
|
|
// Retrieval info: USED_PORT: scanclkena 0 0 0 0 INPUT GND "scanclkena"
|
|
// Retrieval info: USED_PORT: scandata 0 0 0 0 INPUT GND "scandata"
|
|
// Retrieval info: USED_PORT: scandataout 0 0 0 0 OUTPUT VCC "scandataout"
|
|
// Retrieval info: USED_PORT: scandone 0 0 0 0 OUTPUT VCC "scandone"
|
|
// Retrieval info: CONNECT: @areset 0 0 0 0 areset 0 0 0 0
|
|
// Retrieval info: CONNECT: @clkswitch 0 0 0 0 clkswitch 0 0 0 0
|
|
// Retrieval info: CONNECT: @configupdate 0 0 0 0 configupdate 0 0 0 0
|
|
// Retrieval info: CONNECT: @inclk 0 0 1 0 inclk0 0 0 0 0
|
|
// Retrieval info: CONNECT: @inclk 0 0 1 1 inclk1 0 0 0 0
|
|
// Retrieval info: CONNECT: @scanclk 0 0 0 0 scanclk 0 0 0 0
|
|
// Retrieval info: CONNECT: @scanclkena 0 0 0 0 scanclkena 0 0 0 0
|
|
// Retrieval info: CONNECT: @scandata 0 0 0 0 scandata 0 0 0 0
|
|
// Retrieval info: CONNECT: activeclock 0 0 0 0 @activeclock 0 0 0 0
|
|
// Retrieval info: CONNECT: c0 0 0 0 0 @clk 0 0 1 0
|
|
// Retrieval info: CONNECT: c1 0 0 0 0 @clk 0 0 1 1
|
|
// Retrieval info: CONNECT: locked 0 0 0 0 @locked 0 0 0 0
|
|
// Retrieval info: CONNECT: scandataout 0 0 0 0 @scandataout 0 0 0 0
|
|
// Retrieval info: CONNECT: scandone 0 0 0 0 @scandone 0 0 0 0
|
|
// Retrieval info: GEN_FILE: TYPE_NORMAL pll_2x.v TRUE
|
|
// Retrieval info: GEN_FILE: TYPE_NORMAL pll_2x.ppf TRUE
|
|
// Retrieval info: GEN_FILE: TYPE_NORMAL pll_2x.inc FALSE
|
|
// Retrieval info: GEN_FILE: TYPE_NORMAL pll_2x.cmp FALSE
|
|
// Retrieval info: GEN_FILE: TYPE_NORMAL pll_2x.bsf FALSE
|
|
// Retrieval info: GEN_FILE: TYPE_NORMAL pll_2x_inst.v TRUE
|
|
// Retrieval info: GEN_FILE: TYPE_NORMAL pll_2x_bb.v TRUE
|
|
// Retrieval info: GEN_FILE: TYPE_NORMAL pll_2x.mif TRUE
|
|
// Retrieval info: GEN_FILE: TYPE_NORMAL pll_2x.hex TRUE
|
|
// Retrieval info: CBX_MODULE_PREFIX: ON
|