GR8RAM/cpld/output_files/GR8RAM.fit.summary
Zane Kaminski 79dd794f45 New PLD revision
For write operations, register data is latched and CAS signal becomes in the middle of S6, 70ns before the end of PHI0. This gives more write data setup time, which may be needed on the Apple II with the 1 MHz 6502.
2019-10-18 15:07:38 -04:00

10 lines
317 B
Plaintext
Executable File

Fitter Status : Successful - Fri Oct 18 15:02:00 2019
Quartus II 32-bit Version : 13.0.1 Build 232 06/12/2013 SP 1 SJ Web Edition
Revision Name : GR8RAM
Top-level Entity Name : GR8RAM
Family : MAX7000S
Device : EPM7128SLC84-15
Timing Models : Final
Total macrocells : 105 / 128 ( 82 % )
Total pins : 65 / 68 ( 96 % )