mirror of
https://github.com/sehugg/8bitworkshop.git
synced 2024-11-29 14:51:17 +00:00
38 lines
896 B
Coq
38 lines
896 B
Coq
|
// DESCRIPTION: Verilator: Verilog Test module
|
||
|
//
|
||
|
// This file ONLY is placed under the Creative Commons Public Domain, for
|
||
|
// any use, without warranty, 2013 by Wilson Snyder.
|
||
|
// SPDX-License-Identifier: CC0-1.0
|
||
|
|
||
|
module t (/*AUTOARG*/
|
||
|
// Inputs
|
||
|
clk
|
||
|
);
|
||
|
input clk;
|
||
|
|
||
|
reg [7:0] x;
|
||
|
wire [3:0] en;
|
||
|
wire sel;
|
||
|
wire a;
|
||
|
|
||
|
// bug675
|
||
|
generate
|
||
|
genvar g_k;
|
||
|
for ( g_k = 0; g_k < 8; g_k = g_k + 1 )
|
||
|
begin: g_index
|
||
|
always @* begin
|
||
|
// Note this isn't a genif, but normal if
|
||
|
// verilator lint_off SELRANGE
|
||
|
if(g_k<4) begin
|
||
|
x[g_k] = (sel == 1'b1) ? 1'b1 : (en[g_k] == 1'b0) ? 1'b1 : a;
|
||
|
end
|
||
|
else begin
|
||
|
x[g_k] = (sel == 1'b0) ? 1'b1 : (en[g_k-4] == 1'b0) ? 1'b1 : a;
|
||
|
end
|
||
|
// verilator lint_on SELRANGE
|
||
|
end
|
||
|
end
|
||
|
endgenerate
|
||
|
|
||
|
endmodule
|