mirror of
https://github.com/sehugg/8bitworkshop.git
synced 2024-11-22 14:33:51 +00:00
62 lines
1.3 KiB
Verilog
62 lines
1.3 KiB
Verilog
// DESCRIPTION: Verilator: Verilog Test module
|
|
//
|
|
// This file ONLY is placed under the Creative Commons Public Domain, for
|
|
// any use, without warranty, 2004 by Wilson Snyder.
|
|
// SPDX-License-Identifier: CC0-1.0
|
|
|
|
module t (/*AUTOARG*/
|
|
// Inputs
|
|
clk
|
|
);
|
|
|
|
input clk;
|
|
integer cyc; initial cyc=1;
|
|
|
|
reg [31:0] a, b, c, d, e, f, g, h;
|
|
|
|
always @ (*) begin // Test Verilog 2001 (*)
|
|
// verilator lint_off COMBDLY
|
|
c <= a | b;
|
|
// verilator lint_on COMBDLY
|
|
end
|
|
|
|
always @ (posedge (clk)) begin // always bug 2008/4/18
|
|
d <= a | b;
|
|
end
|
|
always @ ((d)) begin // always bug 2008/4/18
|
|
e = d;
|
|
end
|
|
|
|
parameter CONSTANT = 1;
|
|
always @ (e, 1'b0, CONSTANT) begin // not technically legal, see bug412
|
|
f = e;
|
|
end
|
|
always @ (1'b0, CONSTANT, f) begin // not technically legal, see bug412
|
|
g = f;
|
|
end
|
|
always @ ({CONSTANT, g}) begin // bug745
|
|
h = g;
|
|
end
|
|
//always @ ((posedge b) or (a or b)) begin // note both illegal
|
|
|
|
always @ (posedge clk) begin
|
|
if (cyc!=0) begin
|
|
cyc<=cyc+1;
|
|
if (cyc==1) begin
|
|
a <= 32'hfeed0000;
|
|
b <= 32'h0000face;
|
|
end
|
|
if (cyc==2) begin
|
|
if (c != 32'hfeedface) $stop;
|
|
end
|
|
if (cyc==3) begin
|
|
if (h != 32'hfeedface) $stop;
|
|
end
|
|
if (cyc==7) begin
|
|
$write("*-* All Finished *-*\n");
|
|
$finish;
|
|
end
|
|
end
|
|
end
|
|
endmodule
|