mirror of
https://github.com/sehugg/8bitworkshop.git
synced 2024-11-28 23:49:20 +00:00
35 lines
742 B
Verilog
35 lines
742 B
Verilog
// DESCRIPTION: Verilator: Verilog Test module
|
|
//
|
|
// This file ONLY is placed under the Creative Commons Public Domain, for
|
|
// any use, without warranty, 2012 by Wilson Snyder.
|
|
// SPDX-License-Identifier: CC0-1.0
|
|
|
|
//bug505
|
|
|
|
module t (/*AUTOARG*/
|
|
// Inputs
|
|
clk
|
|
);
|
|
input clk;
|
|
|
|
parameter WIDTH = 33;
|
|
localparam MAX_WIDTH = 11;
|
|
localparam NUM_OUT = num_out(WIDTH);
|
|
|
|
wire [NUM_OUT-1:0] z;
|
|
|
|
function integer num_out;
|
|
input integer width;
|
|
num_out = 1;
|
|
while ((width + num_out - 1) / num_out > MAX_WIDTH)
|
|
num_out = num_out * 2;
|
|
endfunction
|
|
|
|
initial begin
|
|
if (NUM_OUT != 4) $stop;
|
|
if ($bits(z) != 4) $stop;
|
|
$write("*-* All Finished *-*\n");
|
|
$finish;
|
|
end
|
|
endmodule
|