mirror of
https://github.com/sehugg/8bitworkshop.git
synced 2024-12-24 09:30:45 +00:00
50 lines
1.1 KiB
Verilog
50 lines
1.1 KiB
Verilog
`ifndef RAM_H
|
|
`define RAM_H
|
|
|
|
`include "hvsync_generator.v"
|
|
|
|
module RAM_sync(clk, addr, din, dout, we);
|
|
|
|
parameter A = 10; // # of address bits
|
|
parameter D = 8; // # of data bits
|
|
|
|
input clk; // clock
|
|
input [A-1:0] addr; // address
|
|
input [D-1:0] din; // data input
|
|
output [D-1:0] dout; // data output
|
|
input we; // write enable
|
|
|
|
reg [D-1:0] mem [0:(1<<A)-1]; // (1<<A)xD bit memory
|
|
|
|
always @(posedge clk) begin
|
|
if (we) // if write enabled
|
|
mem[addr] <= din; // write memory from din
|
|
dout <= mem[addr]; // read memory to dout (sync)
|
|
end
|
|
|
|
endmodule
|
|
|
|
module RAM_async(clk, addr, din, dout, we);
|
|
|
|
parameter A = 10; // # of address bits
|
|
parameter D = 8; // # of data bits
|
|
|
|
input clk; // clock
|
|
input [A-1:0] addr; // address
|
|
input [D-1:0] din; // data input
|
|
output [D-1:0] dout; // data output
|
|
input we; // write enable
|
|
|
|
reg [D-1:0] mem [0:(1<<A)-1]; // (1<<A)xD bit memory
|
|
|
|
always @(posedge clk) begin
|
|
if (we) // if write enabled
|
|
mem[addr] <= din; // write memory from din
|
|
end
|
|
|
|
assign dout = mem[addr]; // read memory to dout (async)
|
|
|
|
endmodule
|
|
|
|
`endif
|