2023-10-05 18:37:58 +00:00
|
|
|
|
//
|
|
|
|
|
// PerformImplementation.hpp
|
|
|
|
|
// Clock Signal
|
|
|
|
|
//
|
|
|
|
|
// Created by Thomas Harte on 05/10/2023.
|
|
|
|
|
// Copyright © 2023 Thomas Harte. All rights reserved.
|
|
|
|
|
//
|
|
|
|
|
|
|
|
|
|
#ifndef PerformImplementation_h
|
|
|
|
|
#define PerformImplementation_h
|
|
|
|
|
|
2023-10-05 19:49:07 +00:00
|
|
|
|
#include "../../../Numeric/Carry.hpp"
|
2023-10-06 02:27:52 +00:00
|
|
|
|
#include "../../../Numeric/RegisterSizes.hpp"
|
2023-10-05 19:49:07 +00:00
|
|
|
|
|
2023-10-05 18:37:58 +00:00
|
|
|
|
namespace InstructionSet::x86 {
|
|
|
|
|
|
|
|
|
|
namespace Primitive {
|
|
|
|
|
|
2023-10-05 19:49:07 +00:00
|
|
|
|
//
|
|
|
|
|
// BEGIN TEMPORARY COPY AND PASTE SECTION.
|
|
|
|
|
//
|
|
|
|
|
// The following are largely excised from the M68k PerformImplementation.hpp; if there proves to be no
|
|
|
|
|
// reason further to specialise them, there'll be a factoring out. In some cases I've tightened the documentation.
|
|
|
|
|
//
|
|
|
|
|
|
|
|
|
|
/// @returns An int of type @c IntT with only the most-significant bit set.
|
|
|
|
|
template <typename IntT> constexpr IntT top_bit() {
|
|
|
|
|
static_assert(!std::numeric_limits<IntT>::is_signed);
|
|
|
|
|
constexpr IntT max = std::numeric_limits<IntT>::max();
|
|
|
|
|
return max - (max >> 1);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/// @returns The number of bits in @c IntT.
|
|
|
|
|
template <typename IntT> constexpr int bit_size() {
|
|
|
|
|
return sizeof(IntT) * 8;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/// @returns An int with the top bit indicating whether overflow occurred during the calculation of
|
|
|
|
|
/// • @c lhs + @c rhs (if @c is_add is true); or
|
|
|
|
|
/// • @c lhs - @c rhs (if @c is_add is false)
|
|
|
|
|
/// and the result was @c result. All other bits will be clear.
|
|
|
|
|
template <bool is_add, typename IntT>
|
|
|
|
|
IntT overflow(IntT lhs, IntT rhs, IntT result) {
|
|
|
|
|
const IntT output_changed = result ^ rhs;
|
|
|
|
|
const IntT input_differed = lhs ^ rhs;
|
|
|
|
|
|
|
|
|
|
if constexpr (is_add) {
|
|
|
|
|
return top_bit<IntT>() & output_changed & ~input_differed;
|
|
|
|
|
} else {
|
|
|
|
|
return top_bit<IntT>() & output_changed & input_differed;
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
//
|
|
|
|
|
// END COPY AND PASTE SECTION.
|
|
|
|
|
//
|
|
|
|
|
|
2023-10-05 18:37:58 +00:00
|
|
|
|
void aaa(CPU::RegisterPair16 &ax, Status &status) {
|
|
|
|
|
/*
|
|
|
|
|
IF ((AL AND 0FH) > 9) OR (AF = 1)
|
|
|
|
|
THEN
|
|
|
|
|
AL ← (AL + 6);
|
|
|
|
|
AH ← AH + 1;
|
|
|
|
|
AF ← 1;
|
|
|
|
|
CF ← 1;
|
|
|
|
|
ELSE
|
|
|
|
|
AF ← 0;
|
|
|
|
|
CF ← 0;
|
|
|
|
|
FI;
|
|
|
|
|
AL ← AL AND 0FH;
|
|
|
|
|
*/
|
|
|
|
|
/*
|
|
|
|
|
The AF and CF flags are set to 1 if the adjustment results in a decimal carry;
|
|
|
|
|
otherwise they are cleared to 0. The OF, SF, ZF, and PF flags are undefined.
|
|
|
|
|
*/
|
|
|
|
|
if((ax.halves.low & 0x0f) > 9 || status.auxiliary_carry) {
|
|
|
|
|
ax.halves.low += 6;
|
|
|
|
|
++ax.halves.high;
|
|
|
|
|
status.auxiliary_carry = status.carry = 1;
|
|
|
|
|
} else {
|
|
|
|
|
status.auxiliary_carry = status.carry = 0;
|
|
|
|
|
}
|
2023-10-06 02:27:52 +00:00
|
|
|
|
ax.halves.low &= 0x0f;
|
2023-10-05 18:37:58 +00:00
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
void aad(CPU::RegisterPair16 &ax, uint8_t imm, Status &status) {
|
|
|
|
|
/*
|
|
|
|
|
tempAL ← AL;
|
|
|
|
|
tempAH ← AH;
|
|
|
|
|
AL ← (tempAL + (tempAH * imm8)) AND FFH; (* imm8 is set to 0AH for the AAD mnemonic *)
|
|
|
|
|
AH ← 0
|
|
|
|
|
*/
|
|
|
|
|
/*
|
|
|
|
|
The SF, ZF, and PF flags are set according to the result;
|
|
|
|
|
the OF, AF, and CF flags are undefined.
|
|
|
|
|
*/
|
|
|
|
|
ax.halves.low = ax.halves.low + (ax.halves.high * imm);
|
|
|
|
|
ax.halves.high = 0;
|
|
|
|
|
status.sign = ax.halves.low & 0x80;
|
|
|
|
|
status.parity = status.zero = ax.halves.low;
|
|
|
|
|
}
|
|
|
|
|
|
2023-10-05 18:52:24 +00:00
|
|
|
|
void aam(CPU::RegisterPair16 &ax, uint8_t imm, Status &status) {
|
|
|
|
|
/*
|
|
|
|
|
tempAL ← AL;
|
|
|
|
|
AH ← tempAL / imm8; (* imm8 is set to 0AH for the AAD mnemonic *)
|
|
|
|
|
AL ← tempAL MOD imm8;
|
|
|
|
|
*/
|
|
|
|
|
/*
|
|
|
|
|
The SF, ZF, and PF flags are set according to the result.
|
|
|
|
|
The OF, AF, and CF flags are undefined.
|
|
|
|
|
*/
|
|
|
|
|
ax.halves.high = ax.halves.low / imm;
|
|
|
|
|
ax.halves.low = ax.halves.low % imm;
|
|
|
|
|
status.sign = ax.halves.low & 0x80;
|
|
|
|
|
status.parity = status.zero = ax.halves.low;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
void aas(CPU::RegisterPair16 &ax, Status &status) {
|
|
|
|
|
/*
|
|
|
|
|
IF ((AL AND 0FH) > 9) OR (AF = 1)
|
|
|
|
|
THEN
|
|
|
|
|
AL ← AL – 6;
|
|
|
|
|
AH ← AH – 1;
|
|
|
|
|
AF ← 1;
|
|
|
|
|
CF ← 1;
|
|
|
|
|
ELSE
|
|
|
|
|
CF ← 0;
|
|
|
|
|
AF ← 0;
|
|
|
|
|
FI;
|
|
|
|
|
AL ← AL AND 0FH;
|
|
|
|
|
*/
|
|
|
|
|
/*
|
|
|
|
|
The AF and CF flags are set to 1 if there is a decimal borrow;
|
|
|
|
|
otherwise, they are cleared to 0. The OF, SF, ZF, and PF flags are undefined.
|
|
|
|
|
*/
|
|
|
|
|
if((ax.halves.low & 0x0f) > 9 || status.auxiliary_carry) {
|
|
|
|
|
ax.halves.low -= 6;
|
|
|
|
|
--ax.halves.high;
|
|
|
|
|
status.auxiliary_carry = status.carry = 1;
|
|
|
|
|
} else {
|
|
|
|
|
status.auxiliary_carry = status.carry = 0;
|
|
|
|
|
}
|
|
|
|
|
ax.halves.low &= 0x0f;
|
|
|
|
|
}
|
|
|
|
|
|
2023-10-05 19:49:07 +00:00
|
|
|
|
template <typename IntT>
|
|
|
|
|
void adc(IntT &destination, IntT source, Status &status) {
|
|
|
|
|
/*
|
|
|
|
|
DEST ← DEST + SRC + CF;
|
|
|
|
|
*/
|
|
|
|
|
/*
|
|
|
|
|
The OF, SF, ZF, AF, CF, and PF flags are set according to the result.
|
|
|
|
|
*/
|
|
|
|
|
const IntT result = destination + source + status.carry_bit<IntT>();
|
|
|
|
|
|
|
|
|
|
status.carry = Numeric::carried_out<bit_size<IntT>() - 1>(destination, source, result);
|
|
|
|
|
status.auxiliary_carry = Numeric::carried_in<4>(destination, source, result);
|
|
|
|
|
status.sign = status.zero = status.parity = result;
|
|
|
|
|
status.overflow = overflow<true, IntT>(destination, source, result);
|
|
|
|
|
|
|
|
|
|
destination = result;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
template <typename IntT>
|
|
|
|
|
void add(IntT &destination, IntT source, Status &status) {
|
|
|
|
|
/*
|
|
|
|
|
DEST ← DEST + SRC;
|
|
|
|
|
*/
|
|
|
|
|
/*
|
|
|
|
|
The OF, SF, ZF, AF, CF, and PF flags are set according to the result.
|
|
|
|
|
*/
|
|
|
|
|
const IntT result = destination + source;
|
|
|
|
|
|
|
|
|
|
status.carry = Numeric::carried_out<bit_size<IntT>() - 1>(destination, source, result);
|
|
|
|
|
status.auxiliary_carry = Numeric::carried_in<4>(destination, source, result);
|
|
|
|
|
status.sign = status.zero = status.parity = result;
|
|
|
|
|
status.overflow = overflow<true, IntT>(destination, source, result);
|
|
|
|
|
|
|
|
|
|
destination = result;
|
|
|
|
|
}
|
|
|
|
|
|
2023-10-05 18:37:58 +00:00
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
template <
|
|
|
|
|
Model model,
|
|
|
|
|
DataSize data_size,
|
2023-10-05 20:49:02 +00:00
|
|
|
|
typename InstructionT,
|
|
|
|
|
typename FlowControllerT,
|
|
|
|
|
typename RegistersT,
|
|
|
|
|
typename MemoryT,
|
|
|
|
|
typename IOT
|
2023-10-05 18:37:58 +00:00
|
|
|
|
> void perform(
|
2023-10-05 20:49:02 +00:00
|
|
|
|
const InstructionT &instruction,
|
2023-10-05 18:37:58 +00:00
|
|
|
|
Status &status,
|
2023-10-05 20:49:02 +00:00
|
|
|
|
[[maybe_unused]] FlowControllerT &flow_controller,
|
|
|
|
|
RegistersT ®isters,
|
|
|
|
|
[[maybe_unused]] MemoryT &memory,
|
|
|
|
|
[[maybe_unused]] IOT &io
|
2023-10-05 18:37:58 +00:00
|
|
|
|
) {
|
2023-10-05 20:49:02 +00:00
|
|
|
|
using IntT = typename DataSizeType<data_size>::type;
|
2023-10-05 21:06:00 +00:00
|
|
|
|
using AddressT = typename AddressT<is_32bit(model)>::type;
|
2023-10-05 20:49:02 +00:00
|
|
|
|
|
2023-10-06 02:27:52 +00:00
|
|
|
|
IntT zero = 0;
|
2023-10-05 20:49:02 +00:00
|
|
|
|
auto data = [&](DataPointer source) -> IntT& {
|
2023-10-05 21:06:00 +00:00
|
|
|
|
// Rules:
|
|
|
|
|
//
|
|
|
|
|
// * if this is a memory access, set target_address and break;
|
|
|
|
|
// * otherwise return the appropriate value.
|
2023-10-06 02:27:52 +00:00
|
|
|
|
AddressT address;
|
2023-10-05 21:06:00 +00:00
|
|
|
|
switch(source.source<false>()) {
|
|
|
|
|
case Source::eAX:
|
2023-10-06 02:27:52 +00:00
|
|
|
|
if constexpr (is_32bit(model) && data_size == DataSize::DWord) { return registers.eax(); }
|
|
|
|
|
else if constexpr (data_size == DataSize::DWord) { return zero; }
|
|
|
|
|
else if constexpr (data_size == DataSize::Word) { return registers.ax(); }
|
|
|
|
|
else { return registers.al(); }
|
2023-10-05 21:06:00 +00:00
|
|
|
|
case Source::eCX:
|
2023-10-06 02:27:52 +00:00
|
|
|
|
if constexpr (is_32bit(model) && data_size == DataSize::DWord) { return registers.ecx(); }
|
|
|
|
|
else if constexpr (data_size == DataSize::DWord) { return zero; }
|
|
|
|
|
else if constexpr (data_size == DataSize::Word) { return registers.cx(); }
|
|
|
|
|
else { return registers.cl(); }
|
2023-10-05 21:06:00 +00:00
|
|
|
|
case Source::eDX:
|
2023-10-06 02:27:52 +00:00
|
|
|
|
if constexpr (is_32bit(model) && data_size == DataSize::DWord) { return registers.edx(); }
|
|
|
|
|
else if constexpr (data_size == DataSize::DWord) { return zero; }
|
|
|
|
|
else if constexpr (data_size == DataSize::Word) { return registers.dx(); }
|
|
|
|
|
else { return registers.dl(); }
|
2023-10-05 21:06:00 +00:00
|
|
|
|
case Source::eBX:
|
2023-10-06 02:27:52 +00:00
|
|
|
|
if constexpr (is_32bit(model) && data_size == DataSize::DWord) { return registers.ebx(); }
|
|
|
|
|
else if constexpr (data_size == DataSize::DWord) { return zero; }
|
|
|
|
|
else if constexpr (data_size == DataSize::Word) { return registers.bx(); }
|
|
|
|
|
else { return registers.bl(); }
|
2023-10-05 21:06:00 +00:00
|
|
|
|
case Source::eSPorAH:
|
2023-10-06 02:27:52 +00:00
|
|
|
|
if constexpr (is_32bit(model) && data_size == DataSize::DWord) { return registers.esp(); }
|
|
|
|
|
else if constexpr (data_size == DataSize::DWord) { return zero; }
|
|
|
|
|
else if constexpr (data_size == DataSize::Word) { return registers.sp(); }
|
|
|
|
|
else { return registers.ah(); }
|
2023-10-05 21:06:00 +00:00
|
|
|
|
case Source::eBPorCH:
|
2023-10-06 02:27:52 +00:00
|
|
|
|
if constexpr (is_32bit(model) && data_size == DataSize::DWord) { return registers.ebp(); }
|
|
|
|
|
else if constexpr (data_size == DataSize::DWord) { return zero; }
|
|
|
|
|
else if constexpr (data_size == DataSize::Word) { return registers.bp(); }
|
|
|
|
|
else { return registers.ch(); }
|
2023-10-05 21:06:00 +00:00
|
|
|
|
case Source::eSIorDH:
|
2023-10-06 02:27:52 +00:00
|
|
|
|
if constexpr (is_32bit(model) && data_size == DataSize::DWord) { return registers.esi(); }
|
|
|
|
|
else if constexpr (data_size == DataSize::DWord) { return zero; }
|
|
|
|
|
else if constexpr (data_size == DataSize::Word) { return registers.si(); }
|
|
|
|
|
else { return registers.dh(); }
|
2023-10-05 21:06:00 +00:00
|
|
|
|
case Source::eDIorBH:
|
2023-10-06 02:27:52 +00:00
|
|
|
|
if constexpr (is_32bit(model) && data_size == DataSize::DWord) { return registers.edi(); }
|
|
|
|
|
else if constexpr (data_size == DataSize::DWord) { return zero; }
|
|
|
|
|
else if constexpr (data_size == DataSize::Word) { return registers.di(); }
|
|
|
|
|
else { return registers.bh(); }
|
|
|
|
|
|
|
|
|
|
// TODO: the below.
|
|
|
|
|
default:
|
|
|
|
|
// case Source::ES: return registers.es();
|
|
|
|
|
// case Source::CS: return registers.cs();
|
|
|
|
|
// case Source::SS: return registers.ss();
|
|
|
|
|
// case Source::DS: return registers.ds();
|
|
|
|
|
// case Source::FS: return registers.fs();
|
|
|
|
|
// case Source::GS: return registers.gs();
|
2023-10-05 21:06:00 +00:00
|
|
|
|
|
|
|
|
|
case Source::Immediate: // TODO (here the use of a reference falls down?)
|
|
|
|
|
|
|
|
|
|
case Source::None: return zero;
|
|
|
|
|
|
|
|
|
|
case Source::Indirect: // TODO
|
|
|
|
|
case Source::IndirectNoBase: // TODO
|
|
|
|
|
|
|
|
|
|
case Source::DirectAddress:
|
|
|
|
|
address = instruction.offset();
|
|
|
|
|
break;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
// If execution has reached here then a memory fetch is required.
|
|
|
|
|
// Do it and exit.
|
2023-10-06 02:27:52 +00:00
|
|
|
|
const Source segment = source.segment(instruction.segment_override());
|
|
|
|
|
return memory.template access<IntT>(segment, address);
|
2023-10-05 20:49:02 +00:00
|
|
|
|
};
|
|
|
|
|
|
2023-10-06 02:27:52 +00:00
|
|
|
|
// Establish source() and destination() shorthand to fetch data if necessary.
|
2023-10-05 20:49:02 +00:00
|
|
|
|
auto source = [&]() -> IntT& { return data(instruction.source()); };
|
|
|
|
|
auto destination = [&]() -> IntT& { return data(instruction.destination()); };
|
|
|
|
|
|
|
|
|
|
// Guide to the below:
|
|
|
|
|
//
|
|
|
|
|
// * use hard-coded register names where appropriate;
|
|
|
|
|
// * return directly if there is definitely no possible write back to RAM;
|
|
|
|
|
// * otherwise use the source() and destination() lambdas, and break in order to allow a writeback if necessary.
|
|
|
|
|
switch(instruction.operation) {
|
2023-10-06 02:27:52 +00:00
|
|
|
|
default: assert(false);
|
|
|
|
|
|
|
|
|
|
case Operation::AAA: Primitive::aaa(registers.axp(), status); return;
|
|
|
|
|
case Operation::AAD: Primitive::aad(registers.axp(), instruction.operand(), status); return;
|
|
|
|
|
case Operation::AAM: Primitive::aam(registers.axp(), instruction.operand(), status); return;
|
|
|
|
|
case Operation::AAS: Primitive::aas(registers.axp(), status); return;
|
2023-10-05 20:49:02 +00:00
|
|
|
|
|
|
|
|
|
case Operation::ADC: Primitive::adc(destination(), source(), status); break;
|
|
|
|
|
case Operation::ADD: Primitive::add(destination(), source(), status); break;
|
2023-10-05 18:37:58 +00:00
|
|
|
|
}
|
|
|
|
|
|
2023-10-05 20:49:02 +00:00
|
|
|
|
// Write to memory if required to complete this operation.
|
2023-10-06 02:27:52 +00:00
|
|
|
|
// if(original_data != fetched_data) {
|
2023-10-05 20:49:02 +00:00
|
|
|
|
// TODO.
|
2023-10-06 02:27:52 +00:00
|
|
|
|
// }
|
2023-10-05 18:37:58 +00:00
|
|
|
|
}
|
|
|
|
|
|
2023-10-05 20:49:02 +00:00
|
|
|
|
template <
|
2023-10-05 18:37:58 +00:00
|
|
|
|
Model model,
|
|
|
|
|
typename InstructionT,
|
|
|
|
|
typename FlowControllerT,
|
|
|
|
|
typename RegistersT,
|
|
|
|
|
typename MemoryT,
|
2023-10-05 20:49:02 +00:00
|
|
|
|
typename IOT
|
2023-10-05 18:37:58 +00:00
|
|
|
|
> void perform(
|
|
|
|
|
const InstructionT &instruction,
|
|
|
|
|
Status &status,
|
|
|
|
|
FlowControllerT &flow_controller,
|
|
|
|
|
RegistersT ®isters,
|
|
|
|
|
MemoryT &memory,
|
|
|
|
|
IOT &io
|
|
|
|
|
) {
|
2023-10-05 20:49:02 +00:00
|
|
|
|
// Dispatch to a function just like this that is specialised on data size.
|
|
|
|
|
// Fetching will occur in that specialised function, per the overlapping
|
|
|
|
|
// meaning of register names.
|
|
|
|
|
switch(instruction.operation_size()) {
|
|
|
|
|
case DataSize::Byte:
|
|
|
|
|
perform<model, DataSize::Byte>(instruction, status, flow_controller, registers, memory, io);
|
|
|
|
|
break;
|
|
|
|
|
case DataSize::Word:
|
|
|
|
|
perform<model, DataSize::Word>(instruction, status, flow_controller, registers, memory, io);
|
|
|
|
|
break;
|
|
|
|
|
case DataSize::DWord:
|
|
|
|
|
perform<model, DataSize::DWord>(instruction, status, flow_controller, registers, memory, io);
|
|
|
|
|
break;
|
|
|
|
|
case DataSize::None:
|
|
|
|
|
perform<model, DataSize::None>(instruction, status, flow_controller, registers, memory, io);
|
|
|
|
|
break;
|
2023-10-05 18:37:58 +00:00
|
|
|
|
}
|
2023-10-05 20:49:02 +00:00
|
|
|
|
}
|
2023-10-05 18:37:58 +00:00
|
|
|
|
|
|
|
|
|
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
#endif /* PerformImplementation_h */
|