2016-06-07 01:56:02 +00:00
|
|
|
//
|
|
|
|
// 6522.hpp
|
|
|
|
// Clock Signal
|
|
|
|
//
|
|
|
|
// Created by Thomas Harte on 06/06/2016.
|
|
|
|
// Copyright © 2016 Thomas Harte. All rights reserved.
|
|
|
|
//
|
|
|
|
|
|
|
|
#ifndef _522_hpp
|
|
|
|
#define _522_hpp
|
|
|
|
|
|
|
|
#include <cstdint>
|
2016-06-08 02:01:14 +00:00
|
|
|
#include <cstdio>
|
2016-06-07 01:56:02 +00:00
|
|
|
|
|
|
|
namespace MOS {
|
|
|
|
|
2016-06-10 02:37:59 +00:00
|
|
|
class MOS6522Delegate {
|
|
|
|
public:
|
|
|
|
virtual void mos6522_did_change_interrupt_status(void *mos6522) = 0;
|
|
|
|
};
|
|
|
|
|
2016-06-07 23:15:18 +00:00
|
|
|
template <class T> class MOS6522 {
|
2016-06-10 02:37:59 +00:00
|
|
|
private:
|
|
|
|
enum InterruptFlag: uint8_t {
|
|
|
|
CA2ActiveEdge = 1 << 0,
|
|
|
|
CA1ActiveEdge = 1 << 1,
|
|
|
|
ShiftRegister = 1 << 2,
|
|
|
|
CB2ActiveEdge = 1 << 3,
|
|
|
|
CB1ActiveEdge = 1 << 4,
|
|
|
|
Timer2 = 1 << 5,
|
|
|
|
Timer1 = 1 << 6,
|
|
|
|
};
|
|
|
|
|
2016-06-07 01:56:02 +00:00
|
|
|
public:
|
2016-06-08 02:01:14 +00:00
|
|
|
void set_register(int address, uint8_t value)
|
|
|
|
{
|
2016-06-09 02:15:24 +00:00
|
|
|
address &= 0xf;
|
2016-06-11 11:57:04 +00:00
|
|
|
// printf("6522 %p: %d <- %02x\n", this, address, value);
|
2016-06-09 02:15:24 +00:00
|
|
|
switch(address)
|
|
|
|
{
|
2016-06-11 17:06:01 +00:00
|
|
|
case 0x0:
|
2016-06-11 11:12:55 +00:00
|
|
|
_registers.output[1] = value;
|
2016-06-11 15:34:39 +00:00
|
|
|
static_cast<T *>(this)->set_port_output(1, value); // TODO: handshake
|
2016-06-11 11:12:55 +00:00
|
|
|
break;
|
2016-06-11 17:06:01 +00:00
|
|
|
case 0x1:
|
2016-06-11 11:12:55 +00:00
|
|
|
_registers.output[0] = value;
|
2016-06-11 15:34:39 +00:00
|
|
|
static_cast<T *>(this)->set_port_output(0, value); // TODO: handshake
|
2016-06-11 11:12:55 +00:00
|
|
|
break;
|
|
|
|
case 0xf:
|
2016-06-11 15:34:39 +00:00
|
|
|
// No handshake, so write directly
|
2016-06-11 11:12:55 +00:00
|
|
|
_registers.output[0] = value;
|
2016-06-11 15:34:39 +00:00
|
|
|
static_cast<T *>(this)->set_port_output(0, value);
|
2016-06-11 11:12:55 +00:00
|
|
|
break;
|
2016-06-11 15:34:39 +00:00
|
|
|
|
2016-06-11 17:06:01 +00:00
|
|
|
case 0x2:
|
2016-06-11 11:12:55 +00:00
|
|
|
_registers.data_direction[1] = value;
|
|
|
|
break;
|
2016-06-11 17:06:01 +00:00
|
|
|
case 0x3:
|
2016-06-11 11:12:55 +00:00
|
|
|
_registers.data_direction[0] = value;
|
|
|
|
break;
|
|
|
|
|
2016-06-09 02:15:24 +00:00
|
|
|
// Timer 1
|
2016-06-11 17:06:01 +00:00
|
|
|
case 0x6: case 0x4: _registers.timer_latch[0] = (_registers.timer_latch[0]&0xff00) | value; break;
|
|
|
|
case 0x5: case 0x7:
|
2016-06-11 11:12:55 +00:00
|
|
|
_registers.timer_latch[0] = (_registers.timer_latch[0]&0x00ff) | (uint16_t)(value << 8);
|
|
|
|
_registers.interrupt_flags &= ~InterruptFlag::Timer1;
|
2016-06-09 02:15:24 +00:00
|
|
|
if(address == 0x05)
|
|
|
|
{
|
2016-06-11 11:12:55 +00:00
|
|
|
_registers.timer[0] = _registers.timer_latch[0];
|
2016-06-09 02:15:24 +00:00
|
|
|
_timer_is_running[0] = true;
|
|
|
|
}
|
2016-06-10 02:37:59 +00:00
|
|
|
reevaluate_interrupts();
|
2016-06-09 02:15:24 +00:00
|
|
|
break;
|
|
|
|
|
|
|
|
// Timer 2
|
2016-06-11 17:06:01 +00:00
|
|
|
case 0x8: _registers.timer_latch[1] = value; break;
|
|
|
|
case 0x9:
|
2016-06-11 11:12:55 +00:00
|
|
|
_registers.interrupt_flags &= ~InterruptFlag::Timer2;
|
|
|
|
_registers.timer[1] = _registers.timer_latch[1] | (uint16_t)(value << 8);
|
2016-06-09 02:15:24 +00:00
|
|
|
_timer_is_running[1] = true;
|
2016-06-10 02:37:59 +00:00
|
|
|
reevaluate_interrupts();
|
2016-06-09 02:15:24 +00:00
|
|
|
break;
|
|
|
|
|
2016-06-11 11:12:55 +00:00
|
|
|
// Shift
|
|
|
|
case 0xa: _registers.shift = value; break;
|
|
|
|
|
|
|
|
// Control
|
|
|
|
case 0xb: _registers.auxiliary_control = value; break;
|
|
|
|
case 0xc: _registers.peripheral_control = value; break;
|
|
|
|
|
|
|
|
// Interrupt control
|
|
|
|
case 0xd:
|
2016-06-11 11:58:32 +00:00
|
|
|
_registers.interrupt_flags &= ~value;
|
2016-06-11 11:12:55 +00:00
|
|
|
reevaluate_interrupts();
|
2016-06-10 02:37:59 +00:00
|
|
|
break;
|
2016-06-11 11:12:55 +00:00
|
|
|
case 0xe:
|
2016-06-11 11:57:04 +00:00
|
|
|
if(value&0x80)
|
|
|
|
_registers.interrupt_enable |= value;
|
|
|
|
else
|
|
|
|
_registers.interrupt_enable &= ~value;
|
2016-06-11 11:12:55 +00:00
|
|
|
reevaluate_interrupts();
|
2016-06-10 02:37:59 +00:00
|
|
|
break;
|
2016-06-09 02:15:24 +00:00
|
|
|
}
|
2016-06-08 02:01:14 +00:00
|
|
|
}
|
2016-06-09 02:15:24 +00:00
|
|
|
|
2016-06-08 02:01:14 +00:00
|
|
|
uint8_t get_register(int address)
|
|
|
|
{
|
2016-06-09 02:15:24 +00:00
|
|
|
address &= 0xf;
|
2016-06-11 11:57:04 +00:00
|
|
|
// printf("6522 %p: %d\n", this, address);
|
2016-06-09 02:15:24 +00:00
|
|
|
switch(address)
|
|
|
|
{
|
2016-06-11 17:06:01 +00:00
|
|
|
// case 0x0: return (_registers.auxiliary_control & 0x40) ? _registers.input[1] : static_cast<T *>(this)->get_port_input(1);
|
|
|
|
case 0x0: return _registers.output[1];//static_cast<T *>(this)->get_port_input(1);
|
|
|
|
case 0xf: // TODO: handshake, latching
|
|
|
|
case 0x1: return static_cast<T *>(this)->get_port_input(0);
|
2016-06-11 15:34:39 +00:00
|
|
|
|
2016-06-11 17:06:01 +00:00
|
|
|
case 0x2: return _registers.data_direction[1];
|
|
|
|
case 0x3: return _registers.data_direction[0];
|
2016-06-11 11:12:55 +00:00
|
|
|
|
2016-06-09 02:15:24 +00:00
|
|
|
// Timer 1
|
2016-06-11 17:06:01 +00:00
|
|
|
case 0x4:
|
2016-06-11 11:12:55 +00:00
|
|
|
_registers.interrupt_flags &= ~InterruptFlag::Timer1;
|
|
|
|
reevaluate_interrupts();
|
|
|
|
return _registers.timer[0] & 0x00ff;
|
2016-06-11 17:06:01 +00:00
|
|
|
case 0x5: return _registers.timer[0] >> 8;
|
|
|
|
case 0x6: return _registers.timer_latch[0] & 0x00ff;
|
|
|
|
case 0x7: return _registers.timer_latch[0] >> 8;
|
2016-06-11 11:12:55 +00:00
|
|
|
|
|
|
|
// Timer 2
|
2016-06-11 17:06:01 +00:00
|
|
|
case 0x8:
|
2016-06-11 11:12:55 +00:00
|
|
|
_registers.interrupt_flags &= ~InterruptFlag::Timer2;
|
2016-06-10 02:37:59 +00:00
|
|
|
reevaluate_interrupts();
|
2016-06-11 11:12:55 +00:00
|
|
|
return _registers.timer[1] & 0x00ff;
|
2016-06-11 17:06:01 +00:00
|
|
|
case 0x9: return _registers.timer[1] >> 8;
|
2016-06-11 11:12:55 +00:00
|
|
|
|
2016-06-11 17:06:01 +00:00
|
|
|
case 0xa: return _registers.shift;
|
2016-06-11 11:12:55 +00:00
|
|
|
|
2016-06-11 17:06:01 +00:00
|
|
|
case 0xb: return _registers.auxiliary_control;
|
|
|
|
case 0xc: return _registers.peripheral_control;
|
2016-06-11 11:12:55 +00:00
|
|
|
|
2016-06-11 17:06:01 +00:00
|
|
|
case 0xd: return _registers.interrupt_flags | (get_interrupt_line() ? 0x80 : 0x00);
|
|
|
|
case 0xe: return _registers.interrupt_enable | 0x80;
|
2016-06-09 02:15:24 +00:00
|
|
|
}
|
|
|
|
|
2016-06-08 02:01:14 +00:00
|
|
|
return 0xff;
|
|
|
|
}
|
2016-06-07 23:15:18 +00:00
|
|
|
|
2016-06-11 15:34:39 +00:00
|
|
|
void set_control_line_input(int port, int line, bool value)
|
|
|
|
{
|
|
|
|
}
|
|
|
|
|
2016-06-09 02:15:24 +00:00
|
|
|
void run_for_cycles(unsigned int number_of_cycles)
|
|
|
|
{
|
2016-06-11 11:12:55 +00:00
|
|
|
_registers.timer[0] -= number_of_cycles;
|
|
|
|
_registers.timer[1] -= number_of_cycles;
|
2016-06-10 02:37:59 +00:00
|
|
|
|
2016-06-11 11:12:55 +00:00
|
|
|
if(!_registers.timer[1] && _timer_is_running[1])
|
2016-06-10 02:37:59 +00:00
|
|
|
{
|
|
|
|
_timer_is_running[1] = false;
|
2016-06-11 11:12:55 +00:00
|
|
|
_registers.interrupt_flags |= InterruptFlag::Timer2;
|
2016-06-10 02:37:59 +00:00
|
|
|
reevaluate_interrupts();
|
|
|
|
}
|
|
|
|
|
2016-06-11 11:12:55 +00:00
|
|
|
if(!_registers.timer[0] && _timer_is_running[0])
|
2016-06-10 02:37:59 +00:00
|
|
|
{
|
2016-06-11 11:12:55 +00:00
|
|
|
_registers.interrupt_flags |= InterruptFlag::Timer1;
|
2016-06-10 02:37:59 +00:00
|
|
|
reevaluate_interrupts();
|
|
|
|
|
|
|
|
// TODO: reload shouldn't occur for a further 1.5 cycles
|
2016-06-11 11:12:55 +00:00
|
|
|
if(_registers.auxiliary_control&0x40)
|
|
|
|
_registers.timer[0] = _registers.timer_latch[0];
|
2016-06-10 02:37:59 +00:00
|
|
|
else
|
|
|
|
_timer_is_running[0] = false;
|
|
|
|
}
|
|
|
|
// TODO: lots of other status effects
|
|
|
|
}
|
|
|
|
|
|
|
|
bool get_interrupt_line()
|
|
|
|
{
|
2016-06-11 11:49:07 +00:00
|
|
|
uint8_t interrupt_status = _registers.interrupt_flags & _registers.interrupt_enable & 0x7f;
|
2016-06-10 02:37:59 +00:00
|
|
|
return !!interrupt_status;
|
2016-06-09 02:15:24 +00:00
|
|
|
}
|
|
|
|
|
2016-06-11 11:49:07 +00:00
|
|
|
void set_delegate(MOS6522Delegate *delegate)
|
|
|
|
{
|
|
|
|
_delegate = delegate;
|
|
|
|
}
|
|
|
|
|
|
|
|
MOS6522() :
|
|
|
|
_timer_is_running{false, false},
|
|
|
|
_last_posted_interrupt_status(false)
|
|
|
|
{}
|
|
|
|
|
2016-06-07 23:15:18 +00:00
|
|
|
private:
|
2016-06-11 15:34:39 +00:00
|
|
|
// Intended to be overwritten
|
|
|
|
uint8_t get_port_input(int port) { return 0xff; }
|
|
|
|
void set_port_output(int port, uint8_t value) {}
|
|
|
|
|
|
|
|
// Delegate and communications
|
|
|
|
MOS6522Delegate *_delegate;
|
2016-06-11 11:49:07 +00:00
|
|
|
bool _last_posted_interrupt_status;
|
2016-06-10 02:37:59 +00:00
|
|
|
inline void reevaluate_interrupts()
|
|
|
|
{
|
2016-06-11 11:49:07 +00:00
|
|
|
bool new_interrupt_status = get_interrupt_line();
|
|
|
|
if(new_interrupt_status != _last_posted_interrupt_status)
|
|
|
|
{
|
|
|
|
_last_posted_interrupt_status = new_interrupt_status;
|
|
|
|
if(_delegate) _delegate->mos6522_did_change_interrupt_status(this);
|
|
|
|
}
|
2016-06-10 02:37:59 +00:00
|
|
|
}
|
|
|
|
|
2016-06-11 15:34:39 +00:00
|
|
|
// The registers
|
2016-06-11 11:12:55 +00:00
|
|
|
struct Registers {
|
|
|
|
uint8_t output[2], input[2], data_direction[2];
|
|
|
|
uint16_t timer[2], timer_latch[2];
|
|
|
|
uint8_t shift;
|
|
|
|
uint8_t auxiliary_control, peripheral_control;
|
|
|
|
uint8_t interrupt_flags, interrupt_enable;
|
2016-06-09 02:15:24 +00:00
|
|
|
|
2016-06-11 15:34:39 +00:00
|
|
|
// "A low reset (RES) input clears all R6522 internal registers to logic 0"
|
2016-06-11 11:57:04 +00:00
|
|
|
Registers() :
|
2016-06-11 15:34:39 +00:00
|
|
|
output{0, 0}, input{0, 0}, data_direction{0, 0},
|
|
|
|
auxiliary_control(0), peripheral_control(0),
|
|
|
|
interrupt_flags(0), interrupt_enable(0) {}
|
2016-06-11 11:12:55 +00:00
|
|
|
} _registers;
|
|
|
|
|
2016-06-11 15:34:39 +00:00
|
|
|
// Internal state other than the registers
|
2016-06-11 11:12:55 +00:00
|
|
|
bool _timer_is_running[2];
|
2016-06-07 01:56:02 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
}
|
|
|
|
|
|
|
|
#endif /* _522_hpp */
|